blob: 512401b8725fa5436482434ac1f5d3aeefa83952 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _X8664_TLBFLUSH_H
2#define _X8664_TLBFLUSH_H
3
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/mm.h>
5#include <asm/processor.h>
Glauber de Oliveira Costafbc16f22007-05-02 19:27:06 +02006#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Andi Kleenb1c78c02006-09-26 10:52:29 +02008static inline void __flush_tlb(void)
9{
Glauber de Oliveira Costafbc16f22007-05-02 19:27:06 +020010 write_cr3(read_cr3());
Andi Kleenb1c78c02006-09-26 10:52:29 +020011}
12
13static inline void __flush_tlb_all(void)
14{
Glauber de Oliveira Costafbc16f22007-05-02 19:27:06 +020015 unsigned long cr4 = read_cr4();
16 write_cr4(cr4 & ~X86_CR4_PGE); /* clear PGE */
17 write_cr4(cr4); /* write old PGE again and flush TLBs */
Andi Kleenb1c78c02006-09-26 10:52:29 +020018}
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#define __flush_tlb_one(addr) \
Andi Kleenb1c78c02006-09-26 10:52:29 +020021 __asm__ __volatile__("invlpg (%0)" :: "r" (addr) : "memory")
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23
24/*
25 * TLB flushing:
26 *
27 * - flush_tlb() flushes the current mm struct TLBs
28 * - flush_tlb_all() flushes all processes TLBs
29 * - flush_tlb_mm(mm) flushes the specified mm context TLB's
30 * - flush_tlb_page(vma, vmaddr) flushes one page
31 * - flush_tlb_range(vma, start, end) flushes a range of pages
32 * - flush_tlb_kernel_range(start, end) flushes a range of kernel pages
33 * - flush_tlb_pgtables(mm, start, end) flushes a range of page tables
34 *
Andi Kleend970a522005-07-28 21:15:35 -070035 * x86-64 can only flush individual pages or full VMs. For a range flush
36 * we always do the full VM. Might be worth trying if for a small
37 * range a few INVLPGs in a row are a win.
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 */
39
40#ifndef CONFIG_SMP
41
42#define flush_tlb() __flush_tlb()
43#define flush_tlb_all() __flush_tlb_all()
44#define local_flush_tlb() __flush_tlb()
45
46static inline void flush_tlb_mm(struct mm_struct *mm)
47{
48 if (mm == current->active_mm)
49 __flush_tlb();
50}
51
52static inline void flush_tlb_page(struct vm_area_struct *vma,
53 unsigned long addr)
54{
55 if (vma->vm_mm == current->active_mm)
56 __flush_tlb_one(addr);
57}
58
59static inline void flush_tlb_range(struct vm_area_struct *vma,
60 unsigned long start, unsigned long end)
61{
62 if (vma->vm_mm == current->active_mm)
63 __flush_tlb();
64}
65
66#else
67
68#include <asm/smp.h>
69
70#define local_flush_tlb() \
71 __flush_tlb()
72
73extern void flush_tlb_all(void);
74extern void flush_tlb_current_task(void);
75extern void flush_tlb_mm(struct mm_struct *);
76extern void flush_tlb_page(struct vm_area_struct *, unsigned long);
77
78#define flush_tlb() flush_tlb_current_task()
79
80static inline void flush_tlb_range(struct vm_area_struct * vma, unsigned long start, unsigned long end)
81{
82 flush_tlb_mm(vma->vm_mm);
83}
84
85#define TLBSTATE_OK 1
86#define TLBSTATE_LAZY 2
87
Andi Kleen2b4a0812005-09-12 18:49:24 +020088/* Roughly an IPI every 20MB with 4k pages for freeing page table
89 ranges. Cost is about 42k of memory for each CPU. */
90#define ARCH_FREE_PTE_NR 5350
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#endif
93
94#define flush_tlb_kernel_range(start, end) flush_tlb_all()
95
96static inline void flush_tlb_pgtables(struct mm_struct *mm,
97 unsigned long start, unsigned long end)
98{
Andi Kleend970a522005-07-28 21:15:35 -070099 /* x86_64 does not keep any page table caches in a software TLB.
100 The CPUs do in their hardware TLBs, but they are handled
101 by the normal TLB flushing algorithms. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
104#endif /* _X8664_TLBFLUSH_H */