Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel 10 Gigabit PCI Express Linux driver |
Don Skidmore | 434c5e3 | 2013-01-08 05:02:28 +0000 | [diff] [blame] | 4 | Copyright(c) 1999 - 2013 Intel Corporation. |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
Jacob Keller | b89aae7 | 2014-02-22 01:23:50 +0000 | [diff] [blame] | 23 | Linux NICS <linux.nics@intel.com> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 24 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 26 | |
| 27 | *******************************************************************************/ |
| 28 | |
| 29 | #ifndef _IXGBE_H_ |
| 30 | #define _IXGBE_H_ |
| 31 | |
Jesse Gross | f62bbb5 | 2010-10-20 13:56:10 +0000 | [diff] [blame] | 32 | #include <linux/bitops.h> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 33 | #include <linux/types.h> |
| 34 | #include <linux/pci.h> |
| 35 | #include <linux/netdevice.h> |
Peter Waskiewicz | b25ebfd | 2010-10-05 01:27:49 +0000 | [diff] [blame] | 36 | #include <linux/cpumask.h> |
Peter P Waskiewicz Jr | 6fabd71 | 2008-12-10 01:13:08 -0800 | [diff] [blame] | 37 | #include <linux/aer.h> |
Jesse Gross | f62bbb5 | 2010-10-20 13:56:10 +0000 | [diff] [blame] | 38 | #include <linux/if_vlan.h> |
Jacob Keller | 6cb562d | 2012-12-05 07:24:41 +0000 | [diff] [blame] | 39 | #include <linux/jiffies.h> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 40 | |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 41 | #include <linux/clocksource.h> |
| 42 | #include <linux/net_tstamp.h> |
| 43 | #include <linux/ptp_clock_kernel.h> |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 44 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 45 | #include "ixgbe_type.h" |
| 46 | #include "ixgbe_common.h" |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 47 | #include "ixgbe_dcb.h" |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 48 | #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) |
| 49 | #define IXGBE_FCOE |
| 50 | #include "ixgbe_fcoe.h" |
| 51 | #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 52 | #ifdef CONFIG_IXGBE_DCA |
Jeb Cramer | bd0362d | 2008-03-03 15:04:02 -0800 | [diff] [blame] | 53 | #include <linux/dca.h> |
| 54 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 55 | |
Eliezer Tamir | 076bb0c | 2013-07-10 17:13:17 +0300 | [diff] [blame] | 56 | #include <net/busy_poll.h> |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 57 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 58 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 59 | #define BP_EXTENDED_STATS |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 60 | #endif |
Emil Tantilov | 849c454 | 2010-06-03 16:53:41 +0000 | [diff] [blame] | 61 | /* common prefix used by pr_<> macros */ |
| 62 | #undef pr_fmt |
| 63 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 64 | |
| 65 | /* TX/RX descriptor defines */ |
Jesse Brandeburg | 6bacb30 | 2009-12-03 11:33:07 +0000 | [diff] [blame] | 66 | #define IXGBE_DEFAULT_TXD 512 |
Alexander Duyck | 5922455 | 2011-08-31 00:01:06 +0000 | [diff] [blame] | 67 | #define IXGBE_DEFAULT_TX_WORK 256 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 68 | #define IXGBE_MAX_TXD 4096 |
| 69 | #define IXGBE_MIN_TXD 64 |
| 70 | |
Anton Blanchard | fb44519 | 2013-10-22 18:34:01 +0000 | [diff] [blame] | 71 | #if (PAGE_SIZE < 8192) |
Jesse Brandeburg | 6bacb30 | 2009-12-03 11:33:07 +0000 | [diff] [blame] | 72 | #define IXGBE_DEFAULT_RXD 512 |
Anton Blanchard | fb44519 | 2013-10-22 18:34:01 +0000 | [diff] [blame] | 73 | #else |
| 74 | #define IXGBE_DEFAULT_RXD 128 |
| 75 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 76 | #define IXGBE_MAX_RXD 4096 |
| 77 | #define IXGBE_MIN_RXD 64 |
| 78 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 79 | /* flow control */ |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 80 | #define IXGBE_MIN_FCRTL 0x40 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 81 | #define IXGBE_MAX_FCRTL 0x7FF80 |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 82 | #define IXGBE_MIN_FCRTH 0x600 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 83 | #define IXGBE_MAX_FCRTH 0x7FFF0 |
Jesse Brandeburg | 2b9ade9 | 2008-08-26 04:27:10 -0700 | [diff] [blame] | 84 | #define IXGBE_DEFAULT_FCPAUSE 0xFFFF |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 85 | #define IXGBE_MIN_FCPAUSE 0 |
| 86 | #define IXGBE_MAX_FCPAUSE 0xFFFF |
| 87 | |
| 88 | /* Supported Rx Buffer Sizes */ |
Alexander Duyck | 252562c | 2012-05-24 01:59:27 +0000 | [diff] [blame] | 89 | #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 90 | #define IXGBE_RXBUFFER_2K 2048 |
| 91 | #define IXGBE_RXBUFFER_3K 3072 |
| 92 | #define IXGBE_RXBUFFER_4K 4096 |
Alexander Duyck | 919e78a | 2011-08-26 09:52:38 +0000 | [diff] [blame] | 93 | #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 94 | |
Alexander Duyck | 1395807 | 2010-08-19 13:37:21 +0000 | [diff] [blame] | 95 | /* |
Alexander Duyck | 252562c | 2012-05-24 01:59:27 +0000 | [diff] [blame] | 96 | * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we |
| 97 | * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, |
| 98 | * this adds up to 448 bytes of extra data. |
| 99 | * |
| 100 | * Since netdev_alloc_skb now allocates a page fragment we can use a value |
| 101 | * of 256 and the resultant skb will have a truesize of 960 or less. |
Alexander Duyck | 1395807 | 2010-08-19 13:37:21 +0000 | [diff] [blame] | 102 | */ |
Alexander Duyck | 252562c | 2012-05-24 01:59:27 +0000 | [diff] [blame] | 103 | #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 104 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 105 | /* How many Rx Buffers do we bundle into one write to the hardware ? */ |
| 106 | #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ |
| 107 | |
Alexander Duyck | 472148c | 2012-11-07 02:34:28 +0000 | [diff] [blame] | 108 | enum ixgbe_tx_flags { |
| 109 | /* cmd_type flags */ |
| 110 | IXGBE_TX_FLAGS_HW_VLAN = 0x01, |
| 111 | IXGBE_TX_FLAGS_TSO = 0x02, |
| 112 | IXGBE_TX_FLAGS_TSTAMP = 0x04, |
| 113 | |
| 114 | /* olinfo flags */ |
| 115 | IXGBE_TX_FLAGS_CC = 0x08, |
| 116 | IXGBE_TX_FLAGS_IPV4 = 0x10, |
| 117 | IXGBE_TX_FLAGS_CSUM = 0x20, |
| 118 | |
| 119 | /* software defined flags */ |
| 120 | IXGBE_TX_FLAGS_SW_VLAN = 0x40, |
| 121 | IXGBE_TX_FLAGS_FCOE = 0x80, |
| 122 | }; |
| 123 | |
| 124 | /* VLAN info */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 125 | #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 |
Alexander Duyck | 66f32a8 | 2011-06-29 05:43:22 +0000 | [diff] [blame] | 126 | #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 |
| 127 | #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 128 | #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 |
| 129 | |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 130 | #define IXGBE_MAX_VF_MC_ENTRIES 30 |
| 131 | #define IXGBE_MAX_VF_FUNCTIONS 64 |
| 132 | #define IXGBE_MAX_VFTA_ENTRIES 128 |
| 133 | #define MAX_EMULATION_MAC_ADDRS 16 |
Greg Rose | a1cbb15 | 2011-05-13 01:33:48 +0000 | [diff] [blame] | 134 | #define IXGBE_MAX_PF_MACVLANS 15 |
Alexander Duyck | 1d9c0bf | 2012-05-05 05:32:21 +0000 | [diff] [blame] | 135 | #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) |
Greg Rose | 83c61fa | 2011-09-07 05:59:35 +0000 | [diff] [blame] | 136 | #define IXGBE_82599_VF_DEVICE_ID 0x10ED |
| 137 | #define IXGBE_X540_VF_DEVICE_ID 0x1515 |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 138 | |
| 139 | struct vf_data_storage { |
| 140 | unsigned char vf_mac_addresses[ETH_ALEN]; |
| 141 | u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; |
| 142 | u16 num_vf_mc_hashes; |
| 143 | u16 default_vf_vlan_id; |
| 144 | u16 vlans_enabled; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 145 | bool clear_to_send; |
Greg Rose | 7f01648 | 2010-05-04 22:12:06 +0000 | [diff] [blame] | 146 | bool pf_set_mac; |
Greg Rose | 7f01648 | 2010-05-04 22:12:06 +0000 | [diff] [blame] | 147 | u16 pf_vlan; /* When set, guest VLAN config not allowed. */ |
| 148 | u16 pf_qos; |
Lior Levy | ff4ab20 | 2011-03-11 02:03:07 +0000 | [diff] [blame] | 149 | u16 tx_rate; |
Greg Rose | de4c7f6 | 2011-09-29 05:57:33 +0000 | [diff] [blame] | 150 | u16 vlan_count; |
| 151 | u8 spoofchk_enabled; |
Alexander Duyck | 374c65d | 2012-07-20 08:09:22 +0000 | [diff] [blame] | 152 | unsigned int vf_api; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 153 | }; |
| 154 | |
Greg Rose | a1cbb15 | 2011-05-13 01:33:48 +0000 | [diff] [blame] | 155 | struct vf_macvlans { |
| 156 | struct list_head l; |
| 157 | int vf; |
| 158 | int rar_entry; |
| 159 | bool free; |
| 160 | bool is_macvlan; |
| 161 | u8 vf_macvlan[ETH_ALEN]; |
| 162 | }; |
| 163 | |
Alexander Duyck | a535c30 | 2011-05-27 05:31:52 +0000 | [diff] [blame] | 164 | #define IXGBE_MAX_TXD_PWR 14 |
| 165 | #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR) |
| 166 | |
| 167 | /* Tx Descriptors needed, worst case */ |
| 168 | #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) |
Alexander Duyck | 990a315 | 2013-01-26 02:08:14 +0000 | [diff] [blame] | 169 | #define DESC_NEEDED (MAX_SKB_FRAGS + 4) |
Alexander Duyck | a535c30 | 2011-05-27 05:31:52 +0000 | [diff] [blame] | 170 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 171 | /* wrapper around a pointer to a socket buffer, |
| 172 | * so a DMA handle can be stored along with the buffer */ |
| 173 | struct ixgbe_tx_buffer { |
Alexander Duyck | d3d0023 | 2011-07-15 02:31:25 +0000 | [diff] [blame] | 174 | union ixgbe_adv_tx_desc *next_to_watch; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 175 | unsigned long time_stamp; |
Alexander Duyck | d3d0023 | 2011-07-15 02:31:25 +0000 | [diff] [blame] | 176 | struct sk_buff *skb; |
Alexander Duyck | fd0db0e | 2012-02-08 07:50:56 +0000 | [diff] [blame] | 177 | unsigned int bytecount; |
| 178 | unsigned short gso_segs; |
Alexander Duyck | 244e27a | 2012-02-08 07:51:11 +0000 | [diff] [blame] | 179 | __be16 protocol; |
Alexander Duyck | 729739b | 2012-02-08 07:51:06 +0000 | [diff] [blame] | 180 | DEFINE_DMA_UNMAP_ADDR(dma); |
| 181 | DEFINE_DMA_UNMAP_LEN(len); |
Alexander Duyck | fd0db0e | 2012-02-08 07:50:56 +0000 | [diff] [blame] | 182 | u32 tx_flags; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 183 | }; |
| 184 | |
| 185 | struct ixgbe_rx_buffer { |
| 186 | struct sk_buff *skb; |
| 187 | dma_addr_t dma; |
| 188 | struct page *page; |
Jesse Brandeburg | 762f4c5 | 2008-09-11 19:58:43 -0700 | [diff] [blame] | 189 | unsigned int page_offset; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 190 | }; |
| 191 | |
| 192 | struct ixgbe_queue_stats { |
| 193 | u64 packets; |
| 194 | u64 bytes; |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 195 | #ifdef BP_EXTENDED_STATS |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 196 | u64 yields; |
| 197 | u64 misses; |
| 198 | u64 cleaned; |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 199 | #endif /* BP_EXTENDED_STATS */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 200 | }; |
| 201 | |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 202 | struct ixgbe_tx_queue_stats { |
| 203 | u64 restart_queue; |
| 204 | u64 tx_busy; |
John Fastabend | c84d324 | 2010-11-16 19:27:12 -0800 | [diff] [blame] | 205 | u64 tx_done_old; |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 206 | }; |
| 207 | |
| 208 | struct ixgbe_rx_queue_stats { |
| 209 | u64 rsc_count; |
| 210 | u64 rsc_flush; |
| 211 | u64 non_eop_descs; |
| 212 | u64 alloc_rx_page_failed; |
| 213 | u64 alloc_rx_buff_failed; |
Alexander Duyck | 8a0da21 | 2012-01-31 02:59:49 +0000 | [diff] [blame] | 214 | u64 csum_err; |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 215 | }; |
| 216 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 217 | enum ixgbe_ring_state_t { |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 218 | __IXGBE_TX_FDIR_INIT_DONE, |
Alexander Duyck | fd786b7 | 2013-01-12 06:33:31 +0000 | [diff] [blame] | 219 | __IXGBE_TX_XPS_INIT_DONE, |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 220 | __IXGBE_TX_DETECT_HANG, |
John Fastabend | c84d324 | 2010-11-16 19:27:12 -0800 | [diff] [blame] | 221 | __IXGBE_HANG_CHECK_ARMED, |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 222 | __IXGBE_RX_RSC_ENABLED, |
Alexander Duyck | 8a0da21 | 2012-01-31 02:59:49 +0000 | [diff] [blame] | 223 | __IXGBE_RX_CSUM_UDP_ZERO_ERR, |
Alexander Duyck | 57efd44 | 2012-06-25 21:54:46 +0000 | [diff] [blame] | 224 | __IXGBE_RX_FCOE, |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 225 | }; |
| 226 | |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 227 | struct ixgbe_fwd_adapter { |
| 228 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
| 229 | struct net_device *netdev; |
| 230 | struct ixgbe_adapter *real_adapter; |
| 231 | unsigned int tx_base_queue; |
| 232 | unsigned int rx_base_queue; |
| 233 | int pool; |
| 234 | }; |
| 235 | |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 236 | #define check_for_tx_hang(ring) \ |
| 237 | test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) |
| 238 | #define set_check_for_tx_hang(ring) \ |
| 239 | set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) |
| 240 | #define clear_check_for_tx_hang(ring) \ |
| 241 | clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) |
| 242 | #define ring_is_rsc_enabled(ring) \ |
| 243 | test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) |
| 244 | #define set_ring_rsc_enabled(ring) \ |
| 245 | set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) |
| 246 | #define clear_ring_rsc_enabled(ring) \ |
| 247 | clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 248 | struct ixgbe_ring { |
Alexander Duyck | efe3d3c | 2011-07-15 03:05:21 +0000 | [diff] [blame] | 249 | struct ixgbe_ring *next; /* pointer to next ring in q_vector */ |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 250 | struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ |
| 251 | struct net_device *netdev; /* netdev ring belongs to */ |
| 252 | struct device *dev; /* device for DMA mapping */ |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 253 | struct ixgbe_fwd_adapter *l2_accel_priv; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 254 | void *desc; /* descriptor ring memory */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 255 | union { |
| 256 | struct ixgbe_tx_buffer *tx_buffer_info; |
| 257 | struct ixgbe_rx_buffer *rx_buffer_info; |
| 258 | }; |
Jacob Keller | 6cb562d | 2012-12-05 07:24:41 +0000 | [diff] [blame] | 259 | unsigned long last_rx_timestamp; |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 260 | unsigned long state; |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 261 | u8 __iomem *tail; |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 262 | dma_addr_t dma; /* phys. address of descriptor ring */ |
| 263 | unsigned int size; /* length in bytes */ |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 264 | |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 265 | u16 count; /* amount of descriptors */ |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 266 | |
| 267 | u8 queue_index; /* needed for multiqueue queue management */ |
Alexander Duyck | 7d637bc | 2010-11-16 19:26:56 -0800 | [diff] [blame] | 268 | u8 reg_idx; /* holds the special value that gets |
Jesse Brandeburg | ae540af | 2009-06-04 16:02:04 +0000 | [diff] [blame] | 269 | * the hardware register offset |
| 270 | * associated with this ring, which is |
| 271 | * different for DCB and RSS modes |
| 272 | */ |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 273 | u16 next_to_use; |
| 274 | u16 next_to_clean; |
| 275 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 276 | union { |
Alexander Duyck | d3ee429 | 2012-02-08 07:51:16 +0000 | [diff] [blame] | 277 | u16 next_to_alloc; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 278 | struct { |
| 279 | u8 atr_sample_rate; |
| 280 | u8 atr_count; |
| 281 | }; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 282 | }; |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 283 | |
John Fastabend | e5b6463 | 2011-03-08 03:44:52 +0000 | [diff] [blame] | 284 | u8 dcb_tc; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 285 | struct ixgbe_queue_stats stats; |
Eric Dumazet | de1036b | 2010-10-20 23:00:04 +0000 | [diff] [blame] | 286 | struct u64_stats_sync syncp; |
Alexander Duyck | 5b7da51 | 2010-11-16 19:26:50 -0800 | [diff] [blame] | 287 | union { |
| 288 | struct ixgbe_tx_queue_stats tx_stats; |
| 289 | struct ixgbe_rx_queue_stats rx_stats; |
| 290 | }; |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 291 | } ____cacheline_internodealigned_in_smp; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 292 | |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 293 | enum ixgbe_ring_f_enum { |
| 294 | RING_F_NONE = 0, |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 295 | RING_F_VMDQ, /* SR-IOV uses the same ring feature */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 296 | RING_F_RSS, |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 297 | RING_F_FDIR, |
Yi Zou | 0331a83 | 2009-05-17 12:33:52 +0000 | [diff] [blame] | 298 | #ifdef IXGBE_FCOE |
| 299 | RING_F_FCOE, |
| 300 | #endif /* IXGBE_FCOE */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 301 | |
| 302 | RING_F_ARRAY_SIZE /* must be last in enum set */ |
| 303 | }; |
| 304 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 305 | #define IXGBE_MAX_RSS_INDICES 16 |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 306 | #define IXGBE_MAX_VMDQ_INDICES 64 |
Alexander Duyck | d3cb986 | 2013-01-16 01:35:35 +0000 | [diff] [blame] | 307 | #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ |
Yi Zou | 0331a83 | 2009-05-17 12:33:52 +0000 | [diff] [blame] | 308 | #define IXGBE_MAX_FCOE_INDICES 8 |
Alexander Duyck | d3cb986 | 2013-01-16 01:35:35 +0000 | [diff] [blame] | 309 | #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) |
| 310 | #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 311 | #define IXGBE_MAX_L2A_QUEUES 4 |
| 312 | #define IXGBE_MAX_L2A_QUEUES 4 |
| 313 | #define IXGBE_BAD_L2A_QUEUE 3 |
| 314 | #define IXGBE_MAX_MACVLANS 31 |
| 315 | #define IXGBE_MAX_DCBMACVLANS 8 |
| 316 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 317 | struct ixgbe_ring_feature { |
Alexander Duyck | c087663 | 2012-05-10 00:01:46 +0000 | [diff] [blame] | 318 | u16 limit; /* upper limit on feature indices */ |
| 319 | u16 indices; /* current value of indices */ |
Alexander Duyck | e4b317e | 2012-05-05 05:30:53 +0000 | [diff] [blame] | 320 | u16 mask; /* Mask used for feature to ring mapping */ |
| 321 | u16 offset; /* offset to start of feature */ |
Jesse Brandeburg | 7ca3bc5 | 2009-12-03 11:33:29 +0000 | [diff] [blame] | 322 | } ____cacheline_internodealigned_in_smp; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 323 | |
Alexander Duyck | 73079ea | 2012-07-14 06:48:49 +0000 | [diff] [blame] | 324 | #define IXGBE_82599_VMDQ_8Q_MASK 0x78 |
| 325 | #define IXGBE_82599_VMDQ_4Q_MASK 0x7C |
| 326 | #define IXGBE_82599_VMDQ_2Q_MASK 0x7E |
| 327 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 328 | /* |
| 329 | * FCoE requires that all Rx buffers be over 2200 bytes in length. Since |
| 330 | * this is twice the size of a half page we need to double the page order |
| 331 | * for FCoE enabled Rx queues. |
| 332 | */ |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 333 | static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) |
| 334 | { |
| 335 | #ifdef IXGBE_FCOE |
| 336 | if (test_bit(__IXGBE_RX_FCOE, &ring->state)) |
| 337 | return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : |
| 338 | IXGBE_RXBUFFER_3K; |
| 339 | #endif |
| 340 | return IXGBE_RXBUFFER_2K; |
| 341 | } |
| 342 | |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 343 | static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) |
| 344 | { |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 345 | #ifdef IXGBE_FCOE |
| 346 | if (test_bit(__IXGBE_RX_FCOE, &ring->state)) |
| 347 | return (PAGE_SIZE < 8192) ? 1 : 0; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 348 | #endif |
Alexander Duyck | 09816fb | 2012-07-20 08:08:23 +0000 | [diff] [blame] | 349 | return 0; |
| 350 | } |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 351 | #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 352 | |
Alexander Duyck | 08c8833 | 2011-06-11 01:45:03 +0000 | [diff] [blame] | 353 | struct ixgbe_ring_container { |
Alexander Duyck | efe3d3c | 2011-07-15 03:05:21 +0000 | [diff] [blame] | 354 | struct ixgbe_ring *ring; /* pointer to linked list of rings */ |
Alexander Duyck | bd19805 | 2011-06-11 01:45:08 +0000 | [diff] [blame] | 355 | unsigned int total_bytes; /* total bytes processed this int */ |
| 356 | unsigned int total_packets; /* total packets processed this int */ |
| 357 | u16 work_limit; /* total work allowed per interrupt */ |
Alexander Duyck | 08c8833 | 2011-06-11 01:45:03 +0000 | [diff] [blame] | 358 | u8 count; /* total number of rings in vector */ |
| 359 | u8 itr; /* current ITR setting for ring */ |
| 360 | }; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 361 | |
Alexander Duyck | a557928 | 2012-02-08 07:50:04 +0000 | [diff] [blame] | 362 | /* iterator for handling rings in ring container */ |
| 363 | #define ixgbe_for_each_ring(pos, head) \ |
| 364 | for (pos = (head).ring; pos != NULL; pos = pos->next) |
| 365 | |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 366 | #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ |
| 367 | ? 8 : 1) |
| 368 | #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS |
| 369 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 370 | /* MAX_Q_VECTORS of these are allocated, |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 371 | * but we only use one per queue-specific vector. |
| 372 | */ |
| 373 | struct ixgbe_q_vector { |
| 374 | struct ixgbe_adapter *adapter; |
Alexander Duyck | 33cf09c | 2010-11-16 19:26:55 -0800 | [diff] [blame] | 375 | #ifdef CONFIG_IXGBE_DCA |
| 376 | int cpu; /* CPU for DCA */ |
| 377 | #endif |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 378 | u16 v_idx; /* index of q_vector within array, also used for |
| 379 | * finding the bit in EICR and friends that |
| 380 | * represents the vector for this ring */ |
| 381 | u16 itr; /* Interrupt throttle rate written to EITR */ |
Alexander Duyck | 08c8833 | 2011-06-11 01:45:03 +0000 | [diff] [blame] | 382 | struct ixgbe_ring_container rx, tx; |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 383 | |
| 384 | struct napi_struct napi; |
Alexander Duyck | de88eee | 2012-02-08 07:49:59 +0000 | [diff] [blame] | 385 | cpumask_t affinity_mask; |
| 386 | int numa_node; |
| 387 | struct rcu_head rcu; /* to avoid race with update stats on free */ |
Alexander Duyck | d0759eb | 2010-11-16 19:27:09 -0800 | [diff] [blame] | 388 | char name[IFNAMSIZ + 9]; |
Alexander Duyck | de88eee | 2012-02-08 07:49:59 +0000 | [diff] [blame] | 389 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 390 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 391 | unsigned int state; |
| 392 | #define IXGBE_QV_STATE_IDLE 0 |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 393 | #define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */ |
| 394 | #define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */ |
| 395 | #define IXGBE_QV_STATE_DISABLED 4 /* QV is disabled */ |
| 396 | #define IXGBE_QV_OWNED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL) |
| 397 | #define IXGBE_QV_LOCKED (IXGBE_QV_OWNED | IXGBE_QV_STATE_DISABLED) |
| 398 | #define IXGBE_QV_STATE_NAPI_YIELD 8 /* NAPI yielded this QV */ |
| 399 | #define IXGBE_QV_STATE_POLL_YIELD 16 /* poll yielded this QV */ |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 400 | #define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD) |
| 401 | #define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD) |
| 402 | spinlock_t lock; |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 403 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 404 | |
Alexander Duyck | de88eee | 2012-02-08 07:49:59 +0000 | [diff] [blame] | 405 | /* for dynamic allocation of rings associated with this q_vector */ |
| 406 | struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 407 | }; |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 408 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 409 | static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) |
| 410 | { |
| 411 | |
| 412 | spin_lock_init(&q_vector->lock); |
| 413 | q_vector->state = IXGBE_QV_STATE_IDLE; |
| 414 | } |
| 415 | |
| 416 | /* called from the device poll routine to get ownership of a q_vector */ |
| 417 | static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) |
| 418 | { |
| 419 | int rc = true; |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 420 | spin_lock_bh(&q_vector->lock); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 421 | if (q_vector->state & IXGBE_QV_LOCKED) { |
| 422 | WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI); |
| 423 | q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD; |
| 424 | rc = false; |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 425 | #ifdef BP_EXTENDED_STATS |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 426 | q_vector->tx.ring->stats.yields++; |
| 427 | #endif |
Jacob Keller | 78d820e | 2014-01-17 01:21:36 -0800 | [diff] [blame] | 428 | } else { |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 429 | /* we don't care if someone yielded */ |
| 430 | q_vector->state = IXGBE_QV_STATE_NAPI; |
Jacob Keller | 78d820e | 2014-01-17 01:21:36 -0800 | [diff] [blame] | 431 | } |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 432 | spin_unlock_bh(&q_vector->lock); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 433 | return rc; |
| 434 | } |
| 435 | |
| 436 | /* returns true is someone tried to get the qv while napi had it */ |
| 437 | static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) |
| 438 | { |
| 439 | int rc = false; |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 440 | spin_lock_bh(&q_vector->lock); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 441 | WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL | |
| 442 | IXGBE_QV_STATE_NAPI_YIELD)); |
| 443 | |
| 444 | if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD) |
| 445 | rc = true; |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 446 | /* will reset state to idle, unless QV is disabled */ |
| 447 | q_vector->state &= IXGBE_QV_STATE_DISABLED; |
| 448 | spin_unlock_bh(&q_vector->lock); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 449 | return rc; |
| 450 | } |
| 451 | |
| 452 | /* called from ixgbe_low_latency_poll() */ |
| 453 | static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) |
| 454 | { |
| 455 | int rc = true; |
| 456 | spin_lock_bh(&q_vector->lock); |
| 457 | if ((q_vector->state & IXGBE_QV_LOCKED)) { |
| 458 | q_vector->state |= IXGBE_QV_STATE_POLL_YIELD; |
| 459 | rc = false; |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 460 | #ifdef BP_EXTENDED_STATS |
Eliezer Tamir | 7e15b90 | 2013-06-10 11:40:31 +0300 | [diff] [blame] | 461 | q_vector->rx.ring->stats.yields++; |
| 462 | #endif |
Jacob Keller | 78d820e | 2014-01-17 01:21:36 -0800 | [diff] [blame] | 463 | } else { |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 464 | /* preserve yield marks */ |
| 465 | q_vector->state |= IXGBE_QV_STATE_POLL; |
Jacob Keller | 78d820e | 2014-01-17 01:21:36 -0800 | [diff] [blame] | 466 | } |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 467 | spin_unlock_bh(&q_vector->lock); |
| 468 | return rc; |
| 469 | } |
| 470 | |
| 471 | /* returns true if someone tried to get the qv while it was locked */ |
| 472 | static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) |
| 473 | { |
| 474 | int rc = false; |
| 475 | spin_lock_bh(&q_vector->lock); |
| 476 | WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI)); |
| 477 | |
| 478 | if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD) |
| 479 | rc = true; |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 480 | /* will reset state to idle, unless QV is disabled */ |
| 481 | q_vector->state &= IXGBE_QV_STATE_DISABLED; |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 482 | spin_unlock_bh(&q_vector->lock); |
| 483 | return rc; |
| 484 | } |
| 485 | |
| 486 | /* true if a socket is polling, even if it did not get the lock */ |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 487 | static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 488 | { |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 489 | WARN_ON(!(q_vector->state & IXGBE_QV_OWNED)); |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 490 | return q_vector->state & IXGBE_QV_USER_PEND; |
| 491 | } |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 492 | |
| 493 | /* false if QV is currently owned */ |
| 494 | static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) |
| 495 | { |
| 496 | int rc = true; |
| 497 | spin_lock_bh(&q_vector->lock); |
| 498 | if (q_vector->state & IXGBE_QV_OWNED) |
| 499 | rc = false; |
| 500 | q_vector->state |= IXGBE_QV_STATE_DISABLED; |
| 501 | spin_unlock_bh(&q_vector->lock); |
| 502 | |
| 503 | return rc; |
| 504 | } |
| 505 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 506 | #else /* CONFIG_NET_RX_BUSY_POLL */ |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 507 | static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) |
| 508 | { |
| 509 | } |
| 510 | |
| 511 | static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) |
| 512 | { |
| 513 | return true; |
| 514 | } |
| 515 | |
| 516 | static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) |
| 517 | { |
| 518 | return false; |
| 519 | } |
| 520 | |
| 521 | static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) |
| 522 | { |
| 523 | return false; |
| 524 | } |
| 525 | |
| 526 | static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) |
| 527 | { |
| 528 | return false; |
| 529 | } |
| 530 | |
Jacob Keller | b464003 | 2013-10-01 04:33:54 -0700 | [diff] [blame] | 531 | static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 532 | { |
| 533 | return false; |
| 534 | } |
Jacob Keller | 27d9ce4 | 2013-09-21 05:05:44 +0000 | [diff] [blame] | 535 | |
| 536 | static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) |
| 537 | { |
| 538 | return true; |
| 539 | } |
| 540 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 541 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
Eliezer Tamir | 5a85e73 | 2013-06-10 11:40:20 +0300 | [diff] [blame] | 542 | |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 543 | #ifdef CONFIG_IXGBE_HWMON |
| 544 | |
| 545 | #define IXGBE_HWMON_TYPE_LOC 0 |
| 546 | #define IXGBE_HWMON_TYPE_TEMP 1 |
| 547 | #define IXGBE_HWMON_TYPE_CAUTION 2 |
| 548 | #define IXGBE_HWMON_TYPE_MAX 3 |
| 549 | |
| 550 | struct hwmon_attr { |
| 551 | struct device_attribute dev_attr; |
| 552 | struct ixgbe_hw *hw; |
| 553 | struct ixgbe_thermal_diode_data *sensor; |
| 554 | char name[12]; |
| 555 | }; |
| 556 | |
| 557 | struct hwmon_buff { |
Guenter Roeck | 03b77d8 | 2013-11-26 07:15:28 +0000 | [diff] [blame] | 558 | struct attribute_group group; |
| 559 | const struct attribute_group *groups[2]; |
| 560 | struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; |
| 561 | struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 562 | unsigned int n_hwmon; |
| 563 | }; |
| 564 | #endif /* CONFIG_IXGBE_HWMON */ |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 565 | |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 566 | /* |
| 567 | * microsecond values for various ITR rates shifted by 2 to fit itr register |
| 568 | * with the first 3 bits reserved 0 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 569 | */ |
Emil Tantilov | d5bf4f6 | 2011-08-31 00:01:16 +0000 | [diff] [blame] | 570 | #define IXGBE_MIN_RSC_ITR 24 |
| 571 | #define IXGBE_100K_ITR 40 |
| 572 | #define IXGBE_20K_ITR 200 |
| 573 | #define IXGBE_10K_ITR 400 |
| 574 | #define IXGBE_8K_ITR 500 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 575 | |
Alexander Duyck | f56e0cb | 2012-01-31 02:59:39 +0000 | [diff] [blame] | 576 | /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ |
| 577 | static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, |
| 578 | const u32 stat_err_bits) |
| 579 | { |
| 580 | return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); |
| 581 | } |
| 582 | |
Alexander Duyck | 7d4987d | 2011-05-27 05:31:37 +0000 | [diff] [blame] | 583 | static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) |
| 584 | { |
| 585 | u16 ntc = ring->next_to_clean; |
| 586 | u16 ntu = ring->next_to_use; |
| 587 | |
| 588 | return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; |
| 589 | } |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 590 | |
Mark Rustad | 84227bc | 2014-01-14 18:53:13 -0800 | [diff] [blame] | 591 | static inline void ixgbe_write_tail(struct ixgbe_ring *ring, u32 value) |
| 592 | { |
| 593 | writel(value, ring->tail); |
| 594 | } |
| 595 | |
Alexander Duyck | e4f7402 | 2012-01-31 02:59:44 +0000 | [diff] [blame] | 596 | #define IXGBE_RX_DESC(R, i) \ |
Alexander Duyck | 31f05a2 | 2010-08-19 13:40:31 +0000 | [diff] [blame] | 597 | (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) |
Alexander Duyck | e4f7402 | 2012-01-31 02:59:44 +0000 | [diff] [blame] | 598 | #define IXGBE_TX_DESC(R, i) \ |
Alexander Duyck | 31f05a2 | 2010-08-19 13:40:31 +0000 | [diff] [blame] | 599 | (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) |
Alexander Duyck | e4f7402 | 2012-01-31 02:59:44 +0000 | [diff] [blame] | 600 | #define IXGBE_TX_CTXTDESC(R, i) \ |
Alexander Duyck | 31f05a2 | 2010-08-19 13:40:31 +0000 | [diff] [blame] | 601 | (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 602 | |
Alexander Duyck | c88887e | 2012-08-22 02:04:37 +0000 | [diff] [blame] | 603 | #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ |
Yi Zou | 63f39bd | 2009-05-17 12:34:35 +0000 | [diff] [blame] | 604 | #ifdef IXGBE_FCOE |
| 605 | /* Use 3K as the baby jumbo frame size for FCoE */ |
| 606 | #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 |
| 607 | #endif /* IXGBE_FCOE */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 608 | |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 609 | #define OTHER_VECTOR 1 |
| 610 | #define NON_Q_VECTORS (OTHER_VECTOR) |
| 611 | |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 612 | #define MAX_MSIX_VECTORS_82599 64 |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 613 | #define MAX_Q_VECTORS_82599 64 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 614 | #define MAX_MSIX_VECTORS_82598 18 |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 615 | #define MAX_Q_VECTORS_82598 16 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 616 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 617 | #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 618 | #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 |
Peter P Waskiewicz Jr | eb7f139 | 2009-02-01 01:18:58 -0800 | [diff] [blame] | 619 | |
Alexander Duyck | 8f15486 | 2012-02-10 02:08:37 +0000 | [diff] [blame] | 620 | #define MIN_MSIX_Q_VECTORS 1 |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 621 | #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) |
| 622 | |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 623 | /* default to trying for four seconds */ |
| 624 | #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) |
| 625 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 626 | /* board specific private data structure */ |
| 627 | struct ixgbe_adapter { |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 628 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
| 629 | /* OS defined structs */ |
| 630 | struct net_device *netdev; |
| 631 | struct pci_dev *pdev; |
| 632 | |
Alexander Duyck | e606bfe | 2011-04-22 04:07:43 +0000 | [diff] [blame] | 633 | unsigned long state; |
| 634 | |
| 635 | /* Some features need tri-state capability, |
| 636 | * thus the additional *_CAPABLE flags. |
| 637 | */ |
| 638 | u32 flags; |
Alexander Duyck | a16a0d2 | 2012-05-19 01:10:50 +0000 | [diff] [blame] | 639 | #define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0) |
| 640 | #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1) |
| 641 | #define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2) |
| 642 | #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3) |
| 643 | #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4) |
| 644 | #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5) |
| 645 | #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6) |
| 646 | #define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7) |
| 647 | #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8) |
| 648 | #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9) |
| 649 | #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10) |
| 650 | #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11) |
| 651 | #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12) |
| 652 | #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13) |
| 653 | #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14) |
| 654 | #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15) |
| 655 | #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16) |
| 656 | #define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17) |
| 657 | #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18) |
| 658 | #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19) |
| 659 | #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20) |
| 660 | #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21) |
| 661 | #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22) |
| 662 | #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23) |
Alexander Duyck | e606bfe | 2011-04-22 04:07:43 +0000 | [diff] [blame] | 663 | |
| 664 | u32 flags2; |
Alexander Duyck | a16a0d2 | 2012-05-19 01:10:50 +0000 | [diff] [blame] | 665 | #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0) |
Alexander Duyck | e606bfe | 2011-04-22 04:07:43 +0000 | [diff] [blame] | 666 | #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1) |
| 667 | #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2) |
Alexander Duyck | f0f9778 | 2011-04-22 04:08:09 +0000 | [diff] [blame] | 668 | #define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3) |
Alexander Duyck | 7086400 | 2011-04-27 09:13:56 +0000 | [diff] [blame] | 669 | #define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4) |
| 670 | #define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5) |
Alexander Duyck | c83c6cb | 2011-04-27 09:21:16 +0000 | [diff] [blame] | 671 | #define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6) |
Alexander Duyck | d034acf | 2011-04-27 09:25:34 +0000 | [diff] [blame] | 672 | #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7) |
Alexander Duyck | ef6afc0 | 2012-02-08 07:51:53 +0000 | [diff] [blame] | 673 | #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8) |
| 674 | #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9) |
Jacob Keller | 8fecf67 | 2013-06-21 08:14:32 +0000 | [diff] [blame] | 675 | #define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10) |
| 676 | #define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 11) |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 677 | |
| 678 | /* Tx fast path data */ |
| 679 | int num_tx_queues; |
| 680 | u16 tx_itr_setting; |
| 681 | u16 tx_work_limit; |
| 682 | |
| 683 | /* Rx fast path data */ |
| 684 | int num_rx_queues; |
| 685 | u16 rx_itr_setting; |
| 686 | |
| 687 | /* TX */ |
| 688 | struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; |
| 689 | |
| 690 | u64 restart_queue; |
| 691 | u64 lsc_int; |
| 692 | u32 tx_timeout_count; |
| 693 | |
| 694 | /* RX */ |
| 695 | struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; |
| 696 | int num_rx_pools; /* == num_rx_queues in 82598 */ |
| 697 | int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ |
| 698 | u64 hw_csum_rx_error; |
| 699 | u64 hw_rx_no_dma_resources; |
| 700 | u64 rsc_total_count; |
| 701 | u64 rsc_total_flush; |
| 702 | u64 non_eop_descs; |
| 703 | u32 alloc_rx_page_failed; |
| 704 | u32 alloc_rx_buff_failed; |
| 705 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 706 | struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; |
John Fastabend | d033d52 | 2011-02-10 14:40:01 +0000 | [diff] [blame] | 707 | |
| 708 | /* DCB parameters */ |
| 709 | struct ieee_pfc *ixgbe_ieee_pfc; |
| 710 | struct ieee_ets *ixgbe_ieee_ets; |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 711 | struct ixgbe_dcb_config dcb_cfg; |
| 712 | struct ixgbe_dcb_config temp_dcb_cfg; |
| 713 | u8 dcb_set_bitmap; |
John Fastabend | 3032309 | 2011-03-01 05:25:35 +0000 | [diff] [blame] | 714 | u8 dcbx_cap; |
Peter P Waskiewicz Jr | 264857b | 2009-05-17 12:35:16 +0000 | [diff] [blame] | 715 | enum ixgbe_fc_mode last_lfc_mode; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 716 | |
Alexander Duyck | 49c7ffb | 2012-05-05 05:30:43 +0000 | [diff] [blame] | 717 | int num_q_vectors; /* current number of q_vectors for device */ |
| 718 | int max_q_vectors; /* true count of q_vectors for device */ |
Shannon Nelson | c7e4358 | 2009-02-24 16:36:38 -0800 | [diff] [blame] | 719 | struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 720 | struct msix_entry *msix_entries; |
| 721 | |
Peter P Waskiewicz Jr | da4dd0f | 2009-06-04 11:10:35 +0000 | [diff] [blame] | 722 | u32 test_icr; |
| 723 | struct ixgbe_ring test_tx_ring; |
| 724 | struct ixgbe_ring test_rx_ring; |
| 725 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 726 | /* structs defined in ixgbe_hw.h */ |
| 727 | struct ixgbe_hw hw; |
| 728 | u16 msg_enable; |
| 729 | struct ixgbe_hw_stats stats; |
Ayyappan Veeraiyan | 021230d | 2008-03-03 15:03:45 -0800 | [diff] [blame] | 730 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 731 | u64 tx_busy; |
Jesse Brandeburg | 30efa5a | 2008-09-11 19:58:14 -0700 | [diff] [blame] | 732 | unsigned int tx_ring_count; |
| 733 | unsigned int rx_ring_count; |
Jesse Brandeburg | cf8280e | 2008-09-11 19:55:32 -0700 | [diff] [blame] | 734 | |
| 735 | u32 link_speed; |
| 736 | bool link_up; |
| 737 | unsigned long link_check_timeout; |
| 738 | |
Alexander Duyck | 7086400 | 2011-04-27 09:13:56 +0000 | [diff] [blame] | 739 | struct timer_list service_timer; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 740 | struct work_struct service_task; |
| 741 | |
| 742 | struct hlist_head fdir_filter_list; |
| 743 | unsigned long fdir_overflow; /* number of times ATR was backed off */ |
| 744 | union ixgbe_atr_input fdir_mask; |
| 745 | int fdir_filter_count; |
Peter P Waskiewicz Jr | c4cf55e | 2009-06-04 16:01:43 +0000 | [diff] [blame] | 746 | u32 fdir_pballoc; |
| 747 | u32 atr_sample_rate; |
| 748 | spinlock_t fdir_perfect_lock; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 749 | |
Yi Zou | d0ed893 | 2009-05-13 13:11:29 +0000 | [diff] [blame] | 750 | #ifdef IXGBE_FCOE |
| 751 | struct ixgbe_fcoe fcoe; |
| 752 | #endif /* IXGBE_FCOE */ |
Mark Rustad | 2a1a091 | 2014-01-14 18:53:15 -0800 | [diff] [blame] | 753 | u8 __iomem *io_addr; /* Mainly for iounmap use */ |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 754 | u32 wol; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 755 | |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 756 | u16 bd_number; |
| 757 | |
Emil Tantilov | 15e5209 | 2011-09-29 05:01:29 +0000 | [diff] [blame] | 758 | u16 eeprom_verh; |
| 759 | u16 eeprom_verl; |
Emil Tantilov | c23f5b6 | 2011-08-16 07:34:18 +0000 | [diff] [blame] | 760 | u16 eeprom_cap; |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 761 | |
Mallikarjuna R Chilakala | 119fc60 | 2010-05-20 23:07:06 -0700 | [diff] [blame] | 762 | u32 interrupt_event; |
Alexander Duyck | 46646e6 | 2012-02-08 07:49:28 +0000 | [diff] [blame] | 763 | u32 led_reg; |
Jesse Brandeburg | 1a6c14a | 2010-02-03 14:18:50 +0000 | [diff] [blame] | 764 | |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 765 | struct ptp_clock *ptp_clock; |
| 766 | struct ptp_clock_info ptp_caps; |
Jacob Keller | 891dc08 | 2012-12-05 07:24:46 +0000 | [diff] [blame] | 767 | struct work_struct ptp_tx_work; |
| 768 | struct sk_buff *ptp_tx_skb; |
Jacob Keller | 93501d4 | 2014-02-28 15:48:58 -0800 | [diff] [blame] | 769 | struct hwtstamp_config tstamp_config; |
Jacob Keller | 891dc08 | 2012-12-05 07:24:46 +0000 | [diff] [blame] | 770 | unsigned long ptp_tx_start; |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 771 | unsigned long last_overflow_check; |
Jacob Keller | 6cb562d | 2012-12-05 07:24:41 +0000 | [diff] [blame] | 772 | unsigned long last_rx_ptp_check; |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 773 | spinlock_t tmreg_lock; |
| 774 | struct cyclecounter cc; |
| 775 | struct timecounter tc; |
| 776 | u32 base_incval; |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 777 | |
Greg Rose | 7f87047 | 2010-01-09 02:25:29 +0000 | [diff] [blame] | 778 | /* SR-IOV */ |
| 779 | DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); |
| 780 | unsigned int num_vfs; |
| 781 | struct vf_data_storage *vfinfo; |
Lior Levy | ff4ab20 | 2011-03-11 02:03:07 +0000 | [diff] [blame] | 782 | int vf_rate_link_speed; |
Greg Rose | a1cbb15 | 2011-05-13 01:33:48 +0000 | [diff] [blame] | 783 | struct vf_macvlans vf_mvs; |
| 784 | struct vf_macvlans *mv_list; |
Alexander Duyck | 3e05334 | 2011-05-11 07:18:47 +0000 | [diff] [blame] | 785 | |
Greg Rose | 83c61fa | 2011-09-07 05:59:35 +0000 | [diff] [blame] | 786 | u32 timer_event_accumulator; |
| 787 | u32 vferr_refcount; |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 788 | struct kobject *info_kobj; |
| 789 | #ifdef CONFIG_IXGBE_HWMON |
Guenter Roeck | 03b77d8 | 2013-11-26 07:15:28 +0000 | [diff] [blame] | 790 | struct hwmon_buff *ixgbe_hwmon_buff; |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 791 | #endif /* CONFIG_IXGBE_HWMON */ |
Catherine Sullivan | 0094916 | 2012-08-10 01:59:10 +0000 | [diff] [blame] | 792 | #ifdef CONFIG_DEBUG_FS |
| 793 | struct dentry *ixgbe_dbg_adapter; |
| 794 | #endif /*CONFIG_DEBUG_FS*/ |
Alexander Duyck | 107d301 | 2012-10-02 00:17:03 +0000 | [diff] [blame] | 795 | |
| 796 | u8 default_up; |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 797 | unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ |
Alexander Duyck | 3e05334 | 2011-05-11 07:18:47 +0000 | [diff] [blame] | 798 | }; |
| 799 | |
| 800 | struct ixgbe_fdir_filter { |
| 801 | struct hlist_node fdir_node; |
| 802 | union ixgbe_atr_input filter; |
| 803 | u16 sw_idx; |
| 804 | u16 action; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 805 | }; |
| 806 | |
Don Skidmore | 70e5576 | 2012-03-15 04:55:59 +0000 | [diff] [blame] | 807 | enum ixgbe_state_t { |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 808 | __IXGBE_TESTING, |
| 809 | __IXGBE_RESETTING, |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 810 | __IXGBE_DOWN, |
Mark Rustad | 41c6284 | 2014-03-12 00:38:35 +0000 | [diff] [blame] | 811 | __IXGBE_DISABLED, |
Mark Rustad | 09f40ae | 2014-01-14 18:53:11 -0800 | [diff] [blame] | 812 | __IXGBE_REMOVING, |
Alexander Duyck | 7086400 | 2011-04-27 09:13:56 +0000 | [diff] [blame] | 813 | __IXGBE_SERVICE_SCHED, |
Mark Rustad | 58cf663 | 2014-03-12 00:38:40 +0000 | [diff] [blame] | 814 | __IXGBE_SERVICE_INITED, |
Alexander Duyck | 7086400 | 2011-04-27 09:13:56 +0000 | [diff] [blame] | 815 | __IXGBE_IN_SFP_INIT, |
Jacob Keller | 8fecf67 | 2013-06-21 08:14:32 +0000 | [diff] [blame] | 816 | __IXGBE_PTP_RUNNING, |
Jakub Kicinski | 151b260c | 2014-03-15 14:55:21 +0000 | [diff] [blame] | 817 | __IXGBE_PTP_TX_IN_PROGRESS, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 818 | }; |
| 819 | |
Alexander Duyck | 4c1975d | 2012-01-31 02:59:23 +0000 | [diff] [blame] | 820 | struct ixgbe_cb { |
| 821 | union { /* Union defining head/tail partner */ |
| 822 | struct sk_buff *head; |
| 823 | struct sk_buff *tail; |
| 824 | }; |
Alexander Duyck | aa80175 | 2010-11-16 19:27:02 -0800 | [diff] [blame] | 825 | dma_addr_t dma; |
Alexander Duyck | 4c1975d | 2012-01-31 02:59:23 +0000 | [diff] [blame] | 826 | u16 append_cnt; |
Alexander Duyck | f800326 | 2012-03-03 02:35:52 +0000 | [diff] [blame] | 827 | bool page_released; |
Alexander Duyck | aa80175 | 2010-11-16 19:27:02 -0800 | [diff] [blame] | 828 | }; |
Alexander Duyck | 4c1975d | 2012-01-31 02:59:23 +0000 | [diff] [blame] | 829 | #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) |
Alexander Duyck | aa80175 | 2010-11-16 19:27:02 -0800 | [diff] [blame] | 830 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 831 | enum ixgbe_boards { |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 832 | board_82598, |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 833 | board_82599, |
Don Skidmore | fe15e8e | 2010-11-16 19:27:16 -0800 | [diff] [blame] | 834 | board_X540, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 835 | }; |
| 836 | |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 837 | extern struct ixgbe_info ixgbe_82598_info; |
PJ Waskiewicz | e8e2635 | 2009-02-27 15:45:05 +0000 | [diff] [blame] | 838 | extern struct ixgbe_info ixgbe_82599_info; |
Don Skidmore | fe15e8e | 2010-11-16 19:27:16 -0800 | [diff] [blame] | 839 | extern struct ixgbe_info ixgbe_X540_info; |
Jeff Kirsher | 7a6b6f5 | 2008-11-25 01:02:08 -0800 | [diff] [blame] | 840 | #ifdef CONFIG_IXGBE_DCB |
Stephen Hemminger | 3295354 | 2009-10-05 06:01:03 +0000 | [diff] [blame] | 841 | extern const struct dcbnl_rtnl_ops dcbnl_ops; |
Alexander Duyck | 2f90b86 | 2008-11-20 20:52:10 -0800 | [diff] [blame] | 842 | #endif |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 843 | |
| 844 | extern char ixgbe_driver_name[]; |
Stephen Hemminger | 9c8eb72 | 2007-10-29 10:46:24 -0700 | [diff] [blame] | 845 | extern const char ixgbe_driver_version[]; |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 846 | #ifdef IXGBE_FCOE |
Neerav Parikh | ea81875 | 2012-01-04 20:23:40 +0000 | [diff] [blame] | 847 | extern char ixgbe_default_device_descr[]; |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 848 | #endif /* IXGBE_FCOE */ |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 849 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 850 | void ixgbe_up(struct ixgbe_adapter *adapter); |
| 851 | void ixgbe_down(struct ixgbe_adapter *adapter); |
| 852 | void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); |
| 853 | void ixgbe_reset(struct ixgbe_adapter *adapter); |
| 854 | void ixgbe_set_ethtool_ops(struct net_device *netdev); |
| 855 | int ixgbe_setup_rx_resources(struct ixgbe_ring *); |
| 856 | int ixgbe_setup_tx_resources(struct ixgbe_ring *); |
| 857 | void ixgbe_free_rx_resources(struct ixgbe_ring *); |
| 858 | void ixgbe_free_tx_resources(struct ixgbe_ring *); |
| 859 | void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 860 | void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); |
| 861 | void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); |
| 862 | void ixgbe_update_stats(struct ixgbe_adapter *adapter); |
| 863 | int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); |
| 864 | int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, |
Jacob Keller | 8e2813f | 2012-04-21 06:05:40 +0000 | [diff] [blame] | 865 | u16 subdevice_id); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 866 | void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); |
| 867 | netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, |
| 868 | struct ixgbe_ring *); |
| 869 | void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, |
| 870 | struct ixgbe_tx_buffer *); |
| 871 | void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); |
| 872 | void ixgbe_write_eitr(struct ixgbe_q_vector *); |
| 873 | int ixgbe_poll(struct napi_struct *napi, int budget); |
| 874 | int ethtool_ioctl(struct ifreq *ifr); |
| 875 | s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); |
| 876 | s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); |
| 877 | s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); |
| 878 | s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, |
| 879 | union ixgbe_atr_hash_dword input, |
| 880 | union ixgbe_atr_hash_dword common, |
| 881 | u8 queue); |
| 882 | s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, |
| 883 | union ixgbe_atr_input *input_mask); |
| 884 | s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, |
| 885 | union ixgbe_atr_input *input, |
| 886 | u16 soft_id, u8 queue); |
| 887 | s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, |
| 888 | union ixgbe_atr_input *input, |
| 889 | u16 soft_id); |
| 890 | void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, |
| 891 | union ixgbe_atr_input *mask); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 892 | void ixgbe_set_rx_mode(struct net_device *netdev); |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 893 | #ifdef CONFIG_IXGBE_DCB |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 894 | void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); |
Jeff Kirsher | 8af3c33 | 2012-02-18 07:08:14 +0000 | [diff] [blame] | 895 | #endif |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 896 | int ixgbe_setup_tc(struct net_device *dev, u8 tc); |
| 897 | void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); |
| 898 | void ixgbe_do_reset(struct net_device *netdev); |
Don Skidmore | 1210982 | 2012-05-04 06:07:08 +0000 | [diff] [blame] | 899 | #ifdef CONFIG_IXGBE_HWMON |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 900 | void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); |
| 901 | int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); |
Don Skidmore | 1210982 | 2012-05-04 06:07:08 +0000 | [diff] [blame] | 902 | #endif /* CONFIG_IXGBE_HWMON */ |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 903 | #ifdef IXGBE_FCOE |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 904 | void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); |
| 905 | int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, |
| 906 | u8 *hdr_len); |
| 907 | int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, |
| 908 | union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); |
| 909 | int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, |
| 910 | struct scatterlist *sgl, unsigned int sgc); |
| 911 | int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, |
| 912 | struct scatterlist *sgl, unsigned int sgc); |
| 913 | int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); |
| 914 | int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); |
| 915 | void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); |
| 916 | int ixgbe_fcoe_enable(struct net_device *netdev); |
| 917 | int ixgbe_fcoe_disable(struct net_device *netdev); |
Yi Zou | 6ee1652 | 2009-08-31 12:34:28 +0000 | [diff] [blame] | 918 | #ifdef CONFIG_IXGBE_DCB |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 919 | u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); |
| 920 | u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); |
Yi Zou | 6ee1652 | 2009-08-31 12:34:28 +0000 | [diff] [blame] | 921 | #endif /* CONFIG_IXGBE_DCB */ |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 922 | int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); |
| 923 | int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, |
| 924 | struct netdev_fcoe_hbainfo *info); |
| 925 | u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); |
Yi Zou | eacd73f | 2009-05-13 13:11:06 +0000 | [diff] [blame] | 926 | #endif /* IXGBE_FCOE */ |
Catherine Sullivan | 0094916 | 2012-08-10 01:59:10 +0000 | [diff] [blame] | 927 | #ifdef CONFIG_DEBUG_FS |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 928 | void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); |
| 929 | void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); |
| 930 | void ixgbe_dbg_init(void); |
| 931 | void ixgbe_dbg_exit(void); |
Joe Perches | 33243fb | 2013-04-12 17:12:54 +0000 | [diff] [blame] | 932 | #else |
| 933 | static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} |
| 934 | static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} |
| 935 | static inline void ixgbe_dbg_init(void) {} |
| 936 | static inline void ixgbe_dbg_exit(void) {} |
Catherine Sullivan | 0094916 | 2012-08-10 01:59:10 +0000 | [diff] [blame] | 937 | #endif /* CONFIG_DEBUG_FS */ |
Alexander Duyck | b2d96e0 | 2012-02-07 08:14:33 +0000 | [diff] [blame] | 938 | static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) |
| 939 | { |
| 940 | return netdev_get_tx_queue(ring->netdev, ring->queue_index); |
| 941 | } |
| 942 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 943 | void ixgbe_ptp_init(struct ixgbe_adapter *adapter); |
| 944 | void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); |
| 945 | void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); |
| 946 | void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); |
| 947 | void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector, |
| 948 | struct sk_buff *skb); |
Alexander Duyck | 39dfb71 | 2012-12-05 06:51:29 +0000 | [diff] [blame] | 949 | static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, |
| 950 | union ixgbe_adv_rx_desc *rx_desc, |
| 951 | struct sk_buff *skb) |
| 952 | { |
| 953 | if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) |
| 954 | return; |
| 955 | |
| 956 | __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb); |
| 957 | |
| 958 | /* |
| 959 | * Update the last_rx_timestamp timer in order to enable watchdog check |
| 960 | * for error case of latched timestamp on a dropped packet. |
| 961 | */ |
| 962 | rx_ring->last_rx_timestamp = jiffies; |
| 963 | } |
| 964 | |
Jacob Keller | 93501d4 | 2014-02-28 15:48:58 -0800 | [diff] [blame] | 965 | int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); |
| 966 | int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 967 | void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); |
| 968 | void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); |
| 969 | void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr); |
Greg Rose | da36b64 | 2012-12-11 08:26:43 +0000 | [diff] [blame] | 970 | #ifdef CONFIG_PCI_IOV |
| 971 | void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); |
| 972 | #endif |
Jacob Keller | 3a6a4ed | 2012-05-01 05:24:58 +0000 | [diff] [blame] | 973 | |
John Fastabend | 2a47fa4 | 2013-11-06 09:54:52 -0800 | [diff] [blame] | 974 | netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, |
| 975 | struct ixgbe_adapter *adapter, |
| 976 | struct ixgbe_ring *tx_ring); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 977 | #endif /* _IXGBE_H_ */ |