blob: 1a12c1dd7a279c8f9db97c61a61ff4847c74db97 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_H_
30#define _IXGBE_H_
31
Jesse Grossf62bbb52010-10-20 13:56:10 +000032#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/types.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000036#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080037#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000038#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000039#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000041#include <linux/clocksource.h>
42#include <linux/net_tstamp.h>
43#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000044
Auke Kok9a799d72007-09-15 14:07:45 -070045#include "ixgbe_type.h"
46#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080047#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000048#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
51#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040052#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080053#include <linux/dca.h>
54#endif
Auke Kok9a799d72007-09-15 14:07:45 -070055
Eliezer Tamir076bb0c2013-07-10 17:13:17 +030056#include <net/busy_poll.h>
Eliezer Tamir5a85e732013-06-10 11:40:20 +030057
Cong Wange0d10952013-08-01 11:10:25 +080058#ifdef CONFIG_NET_RX_BUSY_POLL
Jacob Kellerb4640032013-10-01 04:33:54 -070059#define BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +030060#endif
Emil Tantilov849c4542010-06-03 16:53:41 +000061/* common prefix used by pr_<> macros */
62#undef pr_fmt
63#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070064
65/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000066#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000067#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_TXD 4096
69#define IXGBE_MIN_TXD 64
70
Anton Blanchardfb445192013-10-22 18:34:01 +000071#if (PAGE_SIZE < 8192)
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000072#define IXGBE_DEFAULT_RXD 512
Anton Blanchardfb445192013-10-22 18:34:01 +000073#else
74#define IXGBE_DEFAULT_RXD 128
75#endif
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_MAX_RXD 4096
77#define IXGBE_MIN_RXD 64
78
Auke Kok9a799d72007-09-15 14:07:45 -070079/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070080#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070081#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070082#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070083#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070084#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070085#define IXGBE_MIN_FCPAUSE 0
86#define IXGBE_MAX_FCPAUSE 0xFFFF
87
88/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000089#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000090#define IXGBE_RXBUFFER_2K 2048
91#define IXGBE_RXBUFFER_3K 3072
92#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000093#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070094
Alexander Duyck13958072010-08-19 13:37:21 +000095/*
Alexander Duyck252562c2012-05-24 01:59:27 +000096 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
97 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
98 * this adds up to 448 bytes of extra data.
99 *
100 * Since netdev_alloc_skb now allocates a page fragment we can use a value
101 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +0000102 */
Alexander Duyck252562c2012-05-24 01:59:27 +0000103#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -0700104
Auke Kok9a799d72007-09-15 14:07:45 -0700105/* How many Rx Buffers do we bundle into one write to the hardware ? */
106#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
107
Alexander Duyck472148c2012-11-07 02:34:28 +0000108enum ixgbe_tx_flags {
109 /* cmd_type flags */
110 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
111 IXGBE_TX_FLAGS_TSO = 0x02,
112 IXGBE_TX_FLAGS_TSTAMP = 0x04,
113
114 /* olinfo flags */
115 IXGBE_TX_FLAGS_CC = 0x08,
116 IXGBE_TX_FLAGS_IPV4 = 0x10,
117 IXGBE_TX_FLAGS_CSUM = 0x20,
118
119 /* software defined flags */
120 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
121 IXGBE_TX_FLAGS_FCOE = 0x80,
122};
123
124/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700125#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000126#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
127#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700128#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
129
Greg Rose7f870472010-01-09 02:25:29 +0000130#define IXGBE_MAX_VF_MC_ENTRIES 30
131#define IXGBE_MAX_VF_FUNCTIONS 64
132#define IXGBE_MAX_VFTA_ENTRIES 128
133#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb152011-05-13 01:33:48 +0000134#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000135#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000136#define IXGBE_82599_VF_DEVICE_ID 0x10ED
137#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000138
139struct vf_data_storage {
140 unsigned char vf_mac_addresses[ETH_ALEN];
141 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
142 u16 num_vf_mc_hashes;
143 u16 default_vf_vlan_id;
144 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000145 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000146 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000147 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
148 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000149 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000150 u16 vlan_count;
151 u8 spoofchk_enabled;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000152 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000153};
154
Greg Rosea1cbb152011-05-13 01:33:48 +0000155struct vf_macvlans {
156 struct list_head l;
157 int vf;
158 int rar_entry;
159 bool free;
160 bool is_macvlan;
161 u8 vf_macvlan[ETH_ALEN];
162};
163
Alexander Duycka535c302011-05-27 05:31:52 +0000164#define IXGBE_MAX_TXD_PWR 14
165#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
166
167/* Tx Descriptors needed, worst case */
168#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000169#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000170
Auke Kok9a799d72007-09-15 14:07:45 -0700171/* wrapper around a pointer to a socket buffer,
172 * so a DMA handle can be stored along with the buffer */
173struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000174 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700175 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000176 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000177 unsigned int bytecount;
178 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000179 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000180 DEFINE_DMA_UNMAP_ADDR(dma);
181 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000182 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700183};
184
185struct ixgbe_rx_buffer {
186 struct sk_buff *skb;
187 dma_addr_t dma;
188 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700189 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700190};
191
192struct ixgbe_queue_stats {
193 u64 packets;
194 u64 bytes;
Jacob Kellerb4640032013-10-01 04:33:54 -0700195#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300196 u64 yields;
197 u64 misses;
198 u64 cleaned;
Jacob Kellerb4640032013-10-01 04:33:54 -0700199#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -0700200};
201
Alexander Duyck5b7da512010-11-16 19:26:50 -0800202struct ixgbe_tx_queue_stats {
203 u64 restart_queue;
204 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800205 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800206};
207
208struct ixgbe_rx_queue_stats {
209 u64 rsc_count;
210 u64 rsc_flush;
211 u64 non_eop_descs;
212 u64 alloc_rx_page_failed;
213 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000214 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800215};
216
Alexander Duyckf8003262012-03-03 02:35:52 +0000217enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800218 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000219 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800220 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800221 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800222 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000223 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000224 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800225};
226
John Fastabend2a47fa42013-11-06 09:54:52 -0800227struct ixgbe_fwd_adapter {
228 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
229 struct net_device *netdev;
230 struct ixgbe_adapter *real_adapter;
231 unsigned int tx_base_queue;
232 unsigned int rx_base_queue;
233 int pool;
234};
235
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800236#define check_for_tx_hang(ring) \
237 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
238#define set_check_for_tx_hang(ring) \
239 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
240#define clear_check_for_tx_hang(ring) \
241 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
242#define ring_is_rsc_enabled(ring) \
243 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
244#define set_ring_rsc_enabled(ring) \
245 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
246#define clear_ring_rsc_enabled(ring) \
247 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700248struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000249 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000250 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
251 struct net_device *netdev; /* netdev ring belongs to */
252 struct device *dev; /* device for DMA mapping */
John Fastabend2a47fa42013-11-06 09:54:52 -0800253 struct ixgbe_fwd_adapter *l2_accel_priv;
Auke Kok9a799d72007-09-15 14:07:45 -0700254 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700255 union {
256 struct ixgbe_tx_buffer *tx_buffer_info;
257 struct ixgbe_rx_buffer *rx_buffer_info;
258 };
Jacob Keller6cb562d2012-12-05 07:24:41 +0000259 unsigned long last_rx_timestamp;
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800260 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000261 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000262 dma_addr_t dma; /* phys. address of descriptor ring */
263 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000264
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000265 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000266
267 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800268 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000269 * the hardware register offset
270 * associated with this ring, which is
271 * different for DCB and RSS modes
272 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000273 u16 next_to_use;
274 u16 next_to_clean;
275
Alexander Duyckf8003262012-03-03 02:35:52 +0000276 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000277 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000278 struct {
279 u8 atr_sample_rate;
280 u8 atr_count;
281 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000282 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000283
John Fastabende5b64632011-03-08 03:44:52 +0000284 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700285 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000286 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800287 union {
288 struct ixgbe_tx_queue_stats tx_stats;
289 struct ixgbe_rx_queue_stats rx_stats;
290 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000291} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700292
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800293enum ixgbe_ring_f_enum {
294 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000295 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800296 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000297 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000298#ifdef IXGBE_FCOE
299 RING_F_FCOE,
300#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800301
302 RING_F_ARRAY_SIZE /* must be last in enum set */
303};
304
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800305#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000306#define IXGBE_MAX_VMDQ_INDICES 64
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000307#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
Yi Zou0331a832009-05-17 12:33:52 +0000308#define IXGBE_MAX_FCOE_INDICES 8
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000309#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
310#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
John Fastabend2a47fa42013-11-06 09:54:52 -0800311#define IXGBE_MAX_L2A_QUEUES 4
312#define IXGBE_MAX_L2A_QUEUES 4
313#define IXGBE_BAD_L2A_QUEUE 3
314#define IXGBE_MAX_MACVLANS 31
315#define IXGBE_MAX_DCBMACVLANS 8
316
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800317struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000318 u16 limit; /* upper limit on feature indices */
319 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000320 u16 mask; /* Mask used for feature to ring mapping */
321 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000322} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800323
Alexander Duyck73079ea2012-07-14 06:48:49 +0000324#define IXGBE_82599_VMDQ_8Q_MASK 0x78
325#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
326#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
327
Alexander Duyckf8003262012-03-03 02:35:52 +0000328/*
329 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
330 * this is twice the size of a half page we need to double the page order
331 * for FCoE enabled Rx queues.
332 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000333static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
334{
335#ifdef IXGBE_FCOE
336 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
337 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
338 IXGBE_RXBUFFER_3K;
339#endif
340 return IXGBE_RXBUFFER_2K;
341}
342
Alexander Duyckf8003262012-03-03 02:35:52 +0000343static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
344{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000345#ifdef IXGBE_FCOE
346 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
347 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000348#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000349 return 0;
350}
Alexander Duyckf8003262012-03-03 02:35:52 +0000351#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000352
Alexander Duyck08c88332011-06-11 01:45:03 +0000353struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000354 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000355 unsigned int total_bytes; /* total bytes processed this int */
356 unsigned int total_packets; /* total packets processed this int */
357 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000358 u8 count; /* total number of rings in vector */
359 u8 itr; /* current ITR setting for ring */
360};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800361
Alexander Duycka5579282012-02-08 07:50:04 +0000362/* iterator for handling rings in ring container */
363#define ixgbe_for_each_ring(pos, head) \
364 for (pos = (head).ring; pos != NULL; pos = pos->next)
365
Alexander Duyck2f90b862008-11-20 20:52:10 -0800366#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
367 ? 8 : 1)
368#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
369
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000370/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800371 * but we only use one per queue-specific vector.
372 */
373struct ixgbe_q_vector {
374 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800375#ifdef CONFIG_IXGBE_DCA
376 int cpu; /* CPU for DCA */
377#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000378 u16 v_idx; /* index of q_vector within array, also used for
379 * finding the bit in EICR and friends that
380 * represents the vector for this ring */
381 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000382 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000383
384 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000385 cpumask_t affinity_mask;
386 int numa_node;
387 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800388 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000389
Cong Wange0d10952013-08-01 11:10:25 +0800390#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300391 unsigned int state;
392#define IXGBE_QV_STATE_IDLE 0
Jacob Keller27d9ce42013-09-21 05:05:44 +0000393#define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */
394#define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */
395#define IXGBE_QV_STATE_DISABLED 4 /* QV is disabled */
396#define IXGBE_QV_OWNED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
397#define IXGBE_QV_LOCKED (IXGBE_QV_OWNED | IXGBE_QV_STATE_DISABLED)
398#define IXGBE_QV_STATE_NAPI_YIELD 8 /* NAPI yielded this QV */
399#define IXGBE_QV_STATE_POLL_YIELD 16 /* poll yielded this QV */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300400#define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
401#define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
402 spinlock_t lock;
Cong Wange0d10952013-08-01 11:10:25 +0800403#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300404
Alexander Duyckde88eee2012-02-08 07:49:59 +0000405 /* for dynamic allocation of rings associated with this q_vector */
406 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800407};
Cong Wange0d10952013-08-01 11:10:25 +0800408#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300409static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
410{
411
412 spin_lock_init(&q_vector->lock);
413 q_vector->state = IXGBE_QV_STATE_IDLE;
414}
415
416/* called from the device poll routine to get ownership of a q_vector */
417static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
418{
419 int rc = true;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000420 spin_lock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300421 if (q_vector->state & IXGBE_QV_LOCKED) {
422 WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
423 q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
424 rc = false;
Jacob Kellerb4640032013-10-01 04:33:54 -0700425#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300426 q_vector->tx.ring->stats.yields++;
427#endif
Jacob Keller78d820e2014-01-17 01:21:36 -0800428 } else {
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300429 /* we don't care if someone yielded */
430 q_vector->state = IXGBE_QV_STATE_NAPI;
Jacob Keller78d820e2014-01-17 01:21:36 -0800431 }
Jacob Keller27d9ce42013-09-21 05:05:44 +0000432 spin_unlock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300433 return rc;
434}
435
436/* returns true is someone tried to get the qv while napi had it */
437static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
438{
439 int rc = false;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000440 spin_lock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300441 WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
442 IXGBE_QV_STATE_NAPI_YIELD));
443
444 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
445 rc = true;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000446 /* will reset state to idle, unless QV is disabled */
447 q_vector->state &= IXGBE_QV_STATE_DISABLED;
448 spin_unlock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300449 return rc;
450}
451
452/* called from ixgbe_low_latency_poll() */
453static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
454{
455 int rc = true;
456 spin_lock_bh(&q_vector->lock);
457 if ((q_vector->state & IXGBE_QV_LOCKED)) {
458 q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
459 rc = false;
Jacob Kellerb4640032013-10-01 04:33:54 -0700460#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300461 q_vector->rx.ring->stats.yields++;
462#endif
Jacob Keller78d820e2014-01-17 01:21:36 -0800463 } else {
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300464 /* preserve yield marks */
465 q_vector->state |= IXGBE_QV_STATE_POLL;
Jacob Keller78d820e2014-01-17 01:21:36 -0800466 }
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300467 spin_unlock_bh(&q_vector->lock);
468 return rc;
469}
470
471/* returns true if someone tried to get the qv while it was locked */
472static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
473{
474 int rc = false;
475 spin_lock_bh(&q_vector->lock);
476 WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
477
478 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
479 rc = true;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000480 /* will reset state to idle, unless QV is disabled */
481 q_vector->state &= IXGBE_QV_STATE_DISABLED;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300482 spin_unlock_bh(&q_vector->lock);
483 return rc;
484}
485
486/* true if a socket is polling, even if it did not get the lock */
Jacob Kellerb4640032013-10-01 04:33:54 -0700487static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300488{
Jacob Keller27d9ce42013-09-21 05:05:44 +0000489 WARN_ON(!(q_vector->state & IXGBE_QV_OWNED));
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300490 return q_vector->state & IXGBE_QV_USER_PEND;
491}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000492
493/* false if QV is currently owned */
494static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
495{
496 int rc = true;
497 spin_lock_bh(&q_vector->lock);
498 if (q_vector->state & IXGBE_QV_OWNED)
499 rc = false;
500 q_vector->state |= IXGBE_QV_STATE_DISABLED;
501 spin_unlock_bh(&q_vector->lock);
502
503 return rc;
504}
505
Cong Wange0d10952013-08-01 11:10:25 +0800506#else /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300507static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
508{
509}
510
511static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
512{
513 return true;
514}
515
516static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
517{
518 return false;
519}
520
521static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
522{
523 return false;
524}
525
526static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
527{
528 return false;
529}
530
Jacob Kellerb4640032013-10-01 04:33:54 -0700531static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300532{
533 return false;
534}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000535
536static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
537{
538 return true;
539}
540
Cong Wange0d10952013-08-01 11:10:25 +0800541#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300542
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000543#ifdef CONFIG_IXGBE_HWMON
544
545#define IXGBE_HWMON_TYPE_LOC 0
546#define IXGBE_HWMON_TYPE_TEMP 1
547#define IXGBE_HWMON_TYPE_CAUTION 2
548#define IXGBE_HWMON_TYPE_MAX 3
549
550struct hwmon_attr {
551 struct device_attribute dev_attr;
552 struct ixgbe_hw *hw;
553 struct ixgbe_thermal_diode_data *sensor;
554 char name[12];
555};
556
557struct hwmon_buff {
Guenter Roeck03b77d82013-11-26 07:15:28 +0000558 struct attribute_group group;
559 const struct attribute_group *groups[2];
560 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
561 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000562 unsigned int n_hwmon;
563};
564#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800565
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000566/*
567 * microsecond values for various ITR rates shifted by 2 to fit itr register
568 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700569 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000570#define IXGBE_MIN_RSC_ITR 24
571#define IXGBE_100K_ITR 40
572#define IXGBE_20K_ITR 200
573#define IXGBE_10K_ITR 400
574#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700575
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000576/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
577static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
578 const u32 stat_err_bits)
579{
580 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
581}
582
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000583static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
584{
585 u16 ntc = ring->next_to_clean;
586 u16 ntu = ring->next_to_use;
587
588 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
589}
Auke Kok9a799d72007-09-15 14:07:45 -0700590
Mark Rustad84227bc2014-01-14 18:53:13 -0800591static inline void ixgbe_write_tail(struct ixgbe_ring *ring, u32 value)
592{
593 writel(value, ring->tail);
594}
595
Alexander Duycke4f74022012-01-31 02:59:44 +0000596#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000597 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000598#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000599 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000600#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000601 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700602
Alexander Duyckc88887e2012-08-22 02:04:37 +0000603#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000604#ifdef IXGBE_FCOE
605/* Use 3K as the baby jumbo frame size for FCoE */
606#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
607#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700608
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800609#define OTHER_VECTOR 1
610#define NON_Q_VECTORS (OTHER_VECTOR)
611
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000612#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000613#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800614#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000615#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800616
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000617#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000618#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800619
Alexander Duyck8f154862012-02-10 02:08:37 +0000620#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800621#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
622
Alexander Duyck46646e62012-02-08 07:49:28 +0000623/* default to trying for four seconds */
624#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
625
Auke Kok9a799d72007-09-15 14:07:45 -0700626/* board specific private data structure */
627struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000628 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
629 /* OS defined structs */
630 struct net_device *netdev;
631 struct pci_dev *pdev;
632
Alexander Duycke606bfe2011-04-22 04:07:43 +0000633 unsigned long state;
634
635 /* Some features need tri-state capability,
636 * thus the additional *_CAPABLE flags.
637 */
638 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000639#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
640#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
641#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
642#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
643#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
644#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
645#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
646#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
647#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
648#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
649#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
650#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
651#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
652#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
653#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
654#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
655#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
656#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
657#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
658#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
659#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
660#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
661#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
662#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000663
664 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000665#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000666#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
667#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000668#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000669#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
670#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000671#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000672#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000673#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
674#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller8fecf672013-06-21 08:14:32 +0000675#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
676#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 11)
Alexander Duyck46646e62012-02-08 07:49:28 +0000677
678 /* Tx fast path data */
679 int num_tx_queues;
680 u16 tx_itr_setting;
681 u16 tx_work_limit;
682
683 /* Rx fast path data */
684 int num_rx_queues;
685 u16 rx_itr_setting;
686
687 /* TX */
688 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
689
690 u64 restart_queue;
691 u64 lsc_int;
692 u32 tx_timeout_count;
693
694 /* RX */
695 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
696 int num_rx_pools; /* == num_rx_queues in 82598 */
697 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
698 u64 hw_csum_rx_error;
699 u64 hw_rx_no_dma_resources;
700 u64 rsc_total_count;
701 u64 rsc_total_flush;
702 u64 non_eop_descs;
703 u32 alloc_rx_page_failed;
704 u32 alloc_rx_buff_failed;
705
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000706 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000707
708 /* DCB parameters */
709 struct ieee_pfc *ixgbe_ieee_pfc;
710 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800711 struct ixgbe_dcb_config dcb_cfg;
712 struct ixgbe_dcb_config temp_dcb_cfg;
713 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000714 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000715 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700716
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000717 int num_q_vectors; /* current number of q_vectors for device */
718 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800719 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700720 struct msix_entry *msix_entries;
721
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000722 u32 test_icr;
723 struct ixgbe_ring test_tx_ring;
724 struct ixgbe_ring test_rx_ring;
725
Auke Kok9a799d72007-09-15 14:07:45 -0700726 /* structs defined in ixgbe_hw.h */
727 struct ixgbe_hw hw;
728 u16 msg_enable;
729 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800730
Auke Kok9a799d72007-09-15 14:07:45 -0700731 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700732 unsigned int tx_ring_count;
733 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700734
735 u32 link_speed;
736 bool link_up;
737 unsigned long link_check_timeout;
738
Alexander Duyck70864002011-04-27 09:13:56 +0000739 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000740 struct work_struct service_task;
741
742 struct hlist_head fdir_filter_list;
743 unsigned long fdir_overflow; /* number of times ATR was backed off */
744 union ixgbe_atr_input fdir_mask;
745 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000746 u32 fdir_pballoc;
747 u32 atr_sample_rate;
748 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000749
Yi Zoud0ed8932009-05-13 13:11:29 +0000750#ifdef IXGBE_FCOE
751 struct ixgbe_fcoe fcoe;
752#endif /* IXGBE_FCOE */
Mark Rustad2a1a0912014-01-14 18:53:15 -0800753 u8 __iomem *io_addr; /* Mainly for iounmap use */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000754 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000755
Alexander Duyck46646e62012-02-08 07:49:28 +0000756 u16 bd_number;
757
Emil Tantilov15e52092011-09-29 05:01:29 +0000758 u16 eeprom_verh;
759 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000760 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000761
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700762 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000763 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000764
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000765 struct ptp_clock *ptp_clock;
766 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000767 struct work_struct ptp_tx_work;
768 struct sk_buff *ptp_tx_skb;
Jacob Keller93501d42014-02-28 15:48:58 -0800769 struct hwtstamp_config tstamp_config;
Jacob Keller891dc082012-12-05 07:24:46 +0000770 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000771 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000772 unsigned long last_rx_ptp_check;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000773 spinlock_t tmreg_lock;
774 struct cyclecounter cc;
775 struct timecounter tc;
776 u32 base_incval;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000777
Greg Rose7f870472010-01-09 02:25:29 +0000778 /* SR-IOV */
779 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
780 unsigned int num_vfs;
781 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000782 int vf_rate_link_speed;
Greg Rosea1cbb152011-05-13 01:33:48 +0000783 struct vf_macvlans vf_mvs;
784 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000785
Greg Rose83c61fa2011-09-07 05:59:35 +0000786 u32 timer_event_accumulator;
787 u32 vferr_refcount;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000788 struct kobject *info_kobj;
789#ifdef CONFIG_IXGBE_HWMON
Guenter Roeck03b77d82013-11-26 07:15:28 +0000790 struct hwmon_buff *ixgbe_hwmon_buff;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000791#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000792#ifdef CONFIG_DEBUG_FS
793 struct dentry *ixgbe_dbg_adapter;
794#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000795
796 u8 default_up;
John Fastabend2a47fa42013-11-06 09:54:52 -0800797 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
Alexander Duyck3e053342011-05-11 07:18:47 +0000798};
799
800struct ixgbe_fdir_filter {
801 struct hlist_node fdir_node;
802 union ixgbe_atr_input filter;
803 u16 sw_idx;
804 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700805};
806
Don Skidmore70e55762012-03-15 04:55:59 +0000807enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700808 __IXGBE_TESTING,
809 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800810 __IXGBE_DOWN,
Mark Rustad41c62842014-03-12 00:38:35 +0000811 __IXGBE_DISABLED,
Mark Rustad09f40ae2014-01-14 18:53:11 -0800812 __IXGBE_REMOVING,
Alexander Duyck70864002011-04-27 09:13:56 +0000813 __IXGBE_SERVICE_SCHED,
Mark Rustad58cf6632014-03-12 00:38:40 +0000814 __IXGBE_SERVICE_INITED,
Alexander Duyck70864002011-04-27 09:13:56 +0000815 __IXGBE_IN_SFP_INIT,
Jacob Keller8fecf672013-06-21 08:14:32 +0000816 __IXGBE_PTP_RUNNING,
Jakub Kicinski151b260c2014-03-15 14:55:21 +0000817 __IXGBE_PTP_TX_IN_PROGRESS,
Auke Kok9a799d72007-09-15 14:07:45 -0700818};
819
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000820struct ixgbe_cb {
821 union { /* Union defining head/tail partner */
822 struct sk_buff *head;
823 struct sk_buff *tail;
824 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800825 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000826 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000827 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800828};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000829#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800830
Auke Kok9a799d72007-09-15 14:07:45 -0700831enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700832 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000833 board_82599,
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800834 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700835};
836
Auke Kok3957d632007-10-31 15:22:10 -0700837extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000838extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800839extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800840#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000841extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800842#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700843
844extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700845extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000846#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000847extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000848#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700849
Joe Perches5ccc9212013-09-23 11:37:59 -0700850void ixgbe_up(struct ixgbe_adapter *adapter);
851void ixgbe_down(struct ixgbe_adapter *adapter);
852void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
853void ixgbe_reset(struct ixgbe_adapter *adapter);
854void ixgbe_set_ethtool_ops(struct net_device *netdev);
855int ixgbe_setup_rx_resources(struct ixgbe_ring *);
856int ixgbe_setup_tx_resources(struct ixgbe_ring *);
857void ixgbe_free_rx_resources(struct ixgbe_ring *);
858void ixgbe_free_tx_resources(struct ixgbe_ring *);
859void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
860void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
861void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
862void ixgbe_update_stats(struct ixgbe_adapter *adapter);
863int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
864int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
Jacob Keller8e2813f2012-04-21 06:05:40 +0000865 u16 subdevice_id);
Joe Perches5ccc9212013-09-23 11:37:59 -0700866void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
867netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
868 struct ixgbe_ring *);
869void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
870 struct ixgbe_tx_buffer *);
871void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
872void ixgbe_write_eitr(struct ixgbe_q_vector *);
873int ixgbe_poll(struct napi_struct *napi, int budget);
874int ethtool_ioctl(struct ifreq *ifr);
875s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
876s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
877s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
878s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
879 union ixgbe_atr_hash_dword input,
880 union ixgbe_atr_hash_dword common,
881 u8 queue);
882s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
883 union ixgbe_atr_input *input_mask);
884s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
885 union ixgbe_atr_input *input,
886 u16 soft_id, u8 queue);
887s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
888 union ixgbe_atr_input *input,
889 u16 soft_id);
890void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
891 union ixgbe_atr_input *mask);
Joe Perches5ccc9212013-09-23 11:37:59 -0700892void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000893#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700894void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000895#endif
Joe Perches5ccc9212013-09-23 11:37:59 -0700896int ixgbe_setup_tc(struct net_device *dev, u8 tc);
897void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
898void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000899#ifdef CONFIG_IXGBE_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700900void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
901int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000902#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000903#ifdef IXGBE_FCOE
Joe Perches5ccc9212013-09-23 11:37:59 -0700904void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
905int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
906 u8 *hdr_len);
907int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
908 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
909int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
910 struct scatterlist *sgl, unsigned int sgc);
911int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
912 struct scatterlist *sgl, unsigned int sgc);
913int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
914int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
915void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
916int ixgbe_fcoe_enable(struct net_device *netdev);
917int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000918#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700919u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
920u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
Yi Zou6ee16522009-08-31 12:34:28 +0000921#endif /* CONFIG_IXGBE_DCB */
Joe Perches5ccc9212013-09-23 11:37:59 -0700922int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
923int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
924 struct netdev_fcoe_hbainfo *info);
925u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000926#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000927#ifdef CONFIG_DEBUG_FS
Joe Perches5ccc9212013-09-23 11:37:59 -0700928void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
929void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
930void ixgbe_dbg_init(void);
931void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000932#else
933static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
934static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
935static inline void ixgbe_dbg_init(void) {}
936static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000937#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000938static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
939{
940 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
941}
942
Joe Perches5ccc9212013-09-23 11:37:59 -0700943void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
944void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
945void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
946void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
947void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
948 struct sk_buff *skb);
Alexander Duyck39dfb712012-12-05 06:51:29 +0000949static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
950 union ixgbe_adv_rx_desc *rx_desc,
951 struct sk_buff *skb)
952{
953 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
954 return;
955
956 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
957
958 /*
959 * Update the last_rx_timestamp timer in order to enable watchdog check
960 * for error case of latched timestamp on a dropped packet.
961 */
962 rx_ring->last_rx_timestamp = jiffies;
963}
964
Jacob Keller93501d42014-02-28 15:48:58 -0800965int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
966int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
Joe Perches5ccc9212013-09-23 11:37:59 -0700967void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
968void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
969void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Greg Roseda36b642012-12-11 08:26:43 +0000970#ifdef CONFIG_PCI_IOV
971void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
972#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000973
John Fastabend2a47fa42013-11-06 09:54:52 -0800974netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
975 struct ixgbe_adapter *adapter,
976 struct ixgbe_ring *tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -0700977#endif /* _IXGBE_H_ */