blob: d29a32fcc5e44c4a48f94e0be43dd42701a2c4b7 [file] [log] [blame]
David S. Miller861fe902007-05-02 17:31:36 -07001/* pci_fire.c: Sun4u platform PCI-E controller support.
2 *
3 * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
4 */
5#include <linux/kernel.h>
6#include <linux/pci.h>
7#include <linux/slab.h>
8#include <linux/init.h>
David S. Miller9bb3c222007-08-30 22:33:25 -07009#include <linux/msi.h>
10#include <linux/irq.h>
David S. Millerc8049962008-08-30 03:12:38 -070011#include <linux/of_device.h>
David S. Miller861fe902007-05-02 17:31:36 -070012
David S. Miller861fe902007-05-02 17:31:36 -070013#include <asm/prom.h>
David S. Miller9bb3c222007-08-30 22:33:25 -070014#include <asm/irq.h>
David S. Miller87395fc2008-09-10 04:13:10 -070015#include <asm/upa.h>
David S. Miller861fe902007-05-02 17:31:36 -070016
17#include "pci_impl.h"
18
David S. Millerc8049962008-08-30 03:12:38 -070019#define DRIVER_NAME "fire"
20#define PFX DRIVER_NAME ": "
21
David S. Miller861fe902007-05-02 17:31:36 -070022#define FIRE_IOMMU_CONTROL 0x40000UL
23#define FIRE_IOMMU_TSBBASE 0x40008UL
24#define FIRE_IOMMU_FLUSH 0x40100UL
David S. Miller95d71e62007-05-11 21:02:09 -070025#define FIRE_IOMMU_FLUSHINV 0x40108UL
David S. Miller861fe902007-05-02 17:31:36 -070026
David S. Millerad7ad572007-07-27 22:39:14 -070027static int pci_fire_pbm_iommu_init(struct pci_pbm_info *pbm)
David S. Miller861fe902007-05-02 17:31:36 -070028{
29 struct iommu *iommu = pbm->iommu;
30 u32 vdma[2], dma_mask;
31 u64 control;
David S. Millerad7ad572007-07-27 22:39:14 -070032 int tsbsize, err;
David S. Miller861fe902007-05-02 17:31:36 -070033
34 /* No virtual-dma property on these guys, use largest size. */
35 vdma[0] = 0xc0000000; /* base */
36 vdma[1] = 0x40000000; /* size */
37 dma_mask = 0xffffffff;
38 tsbsize = 128;
39
40 /* Register addresses. */
41 iommu->iommu_control = pbm->pbm_regs + FIRE_IOMMU_CONTROL;
42 iommu->iommu_tsbbase = pbm->pbm_regs + FIRE_IOMMU_TSBBASE;
43 iommu->iommu_flush = pbm->pbm_regs + FIRE_IOMMU_FLUSH;
44 iommu->iommu_flushinv = pbm->pbm_regs + FIRE_IOMMU_FLUSHINV;
45
46 /* We use the main control/status register of FIRE as the write
47 * completion register.
48 */
49 iommu->write_complete_reg = pbm->controller_regs + 0x410000UL;
50
51 /*
52 * Invalidate TLB Entries.
53 */
David S. Miller87395fc2008-09-10 04:13:10 -070054 upa_writeq(~(u64)0, iommu->iommu_flushinv);
David S. Miller861fe902007-05-02 17:31:36 -070055
David S. Millerc1b1a5f2008-03-19 04:52:48 -070056 err = iommu_table_init(iommu, tsbsize * 8 * 1024, vdma[0], dma_mask,
57 pbm->numa_node);
David S. Millerad7ad572007-07-27 22:39:14 -070058 if (err)
59 return err;
David S. Miller861fe902007-05-02 17:31:36 -070060
David S. Miller87395fc2008-09-10 04:13:10 -070061 upa_writeq(__pa(iommu->page_table) | 0x7UL, iommu->iommu_tsbbase);
David S. Miller861fe902007-05-02 17:31:36 -070062
David S. Miller87395fc2008-09-10 04:13:10 -070063 control = upa_readq(iommu->iommu_control);
David S. Miller861fe902007-05-02 17:31:36 -070064 control |= (0x00000400 /* TSB cache snoop enable */ |
65 0x00000300 /* Cache mode */ |
66 0x00000002 /* Bypass enable */ |
67 0x00000001 /* Translation enable */);
David S. Miller87395fc2008-09-10 04:13:10 -070068 upa_writeq(control, iommu->iommu_control);
David S. Millerad7ad572007-07-27 22:39:14 -070069
70 return 0;
David S. Miller861fe902007-05-02 17:31:36 -070071}
72
David S. Miller9bb3c222007-08-30 22:33:25 -070073#ifdef CONFIG_PCI_MSI
74struct pci_msiq_entry {
75 u64 word0;
76#define MSIQ_WORD0_RESV 0x8000000000000000UL
77#define MSIQ_WORD0_FMT_TYPE 0x7f00000000000000UL
78#define MSIQ_WORD0_FMT_TYPE_SHIFT 56
79#define MSIQ_WORD0_LEN 0x00ffc00000000000UL
80#define MSIQ_WORD0_LEN_SHIFT 46
81#define MSIQ_WORD0_ADDR0 0x00003fff00000000UL
82#define MSIQ_WORD0_ADDR0_SHIFT 32
83#define MSIQ_WORD0_RID 0x00000000ffff0000UL
84#define MSIQ_WORD0_RID_SHIFT 16
85#define MSIQ_WORD0_DATA0 0x000000000000ffffUL
86#define MSIQ_WORD0_DATA0_SHIFT 0
87
88#define MSIQ_TYPE_MSG 0x6
89#define MSIQ_TYPE_MSI32 0xb
90#define MSIQ_TYPE_MSI64 0xf
91
92 u64 word1;
93#define MSIQ_WORD1_ADDR1 0xffffffffffff0000UL
94#define MSIQ_WORD1_ADDR1_SHIFT 16
95#define MSIQ_WORD1_DATA1 0x000000000000ffffUL
96#define MSIQ_WORD1_DATA1_SHIFT 0
97
98 u64 resv[6];
99};
100
101/* All MSI registers are offset from pbm->pbm_regs */
102#define EVENT_QUEUE_BASE_ADDR_REG 0x010000UL
103#define EVENT_QUEUE_BASE_ADDR_ALL_ONES 0xfffc000000000000UL
104
105#define EVENT_QUEUE_CONTROL_SET(EQ) (0x011000UL + (EQ) * 0x8UL)
106#define EVENT_QUEUE_CONTROL_SET_OFLOW 0x0200000000000000UL
107#define EVENT_QUEUE_CONTROL_SET_EN 0x0000100000000000UL
108
109#define EVENT_QUEUE_CONTROL_CLEAR(EQ) (0x011200UL + (EQ) * 0x8UL)
110#define EVENT_QUEUE_CONTROL_CLEAR_OF 0x0200000000000000UL
111#define EVENT_QUEUE_CONTROL_CLEAR_E2I 0x0000800000000000UL
112#define EVENT_QUEUE_CONTROL_CLEAR_DIS 0x0000100000000000UL
113
114#define EVENT_QUEUE_STATE(EQ) (0x011400UL + (EQ) * 0x8UL)
115#define EVENT_QUEUE_STATE_MASK 0x0000000000000007UL
116#define EVENT_QUEUE_STATE_IDLE 0x0000000000000001UL
117#define EVENT_QUEUE_STATE_ACTIVE 0x0000000000000002UL
118#define EVENT_QUEUE_STATE_ERROR 0x0000000000000004UL
119
120#define EVENT_QUEUE_TAIL(EQ) (0x011600UL + (EQ) * 0x8UL)
121#define EVENT_QUEUE_TAIL_OFLOW 0x0200000000000000UL
122#define EVENT_QUEUE_TAIL_VAL 0x000000000000007fUL
123
124#define EVENT_QUEUE_HEAD(EQ) (0x011800UL + (EQ) * 0x8UL)
125#define EVENT_QUEUE_HEAD_VAL 0x000000000000007fUL
126
127#define MSI_MAP(MSI) (0x020000UL + (MSI) * 0x8UL)
128#define MSI_MAP_VALID 0x8000000000000000UL
129#define MSI_MAP_EQWR_N 0x4000000000000000UL
130#define MSI_MAP_EQNUM 0x000000000000003fUL
131
132#define MSI_CLEAR(MSI) (0x028000UL + (MSI) * 0x8UL)
133#define MSI_CLEAR_EQWR_N 0x4000000000000000UL
134
135#define IMONDO_DATA0 0x02C000UL
136#define IMONDO_DATA0_DATA 0xffffffffffffffc0UL
137
138#define IMONDO_DATA1 0x02C008UL
139#define IMONDO_DATA1_DATA 0xffffffffffffffffUL
140
141#define MSI_32BIT_ADDR 0x034000UL
142#define MSI_32BIT_ADDR_VAL 0x00000000ffff0000UL
143
144#define MSI_64BIT_ADDR 0x034008UL
145#define MSI_64BIT_ADDR_VAL 0xffffffffffff0000UL
146
David S. Miller759f89e2007-10-11 03:16:13 -0700147static int pci_fire_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
148 unsigned long *head)
David S. Miller9bb3c222007-08-30 22:33:25 -0700149{
David S. Miller87395fc2008-09-10 04:13:10 -0700150 *head = upa_readq(pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid));
David S. Miller759f89e2007-10-11 03:16:13 -0700151 return 0;
David S. Miller9bb3c222007-08-30 22:33:25 -0700152}
153
David S. Miller759f89e2007-10-11 03:16:13 -0700154static int pci_fire_dequeue_msi(struct pci_pbm_info *pbm, unsigned long msiqid,
155 unsigned long *head, unsigned long *msi)
David S. Miller9bb3c222007-08-30 22:33:25 -0700156{
David S. Miller759f89e2007-10-11 03:16:13 -0700157 unsigned long type_fmt, type, msi_num;
158 struct pci_msiq_entry *base, *ep;
David S. Miller9bb3c222007-08-30 22:33:25 -0700159
David S. Miller759f89e2007-10-11 03:16:13 -0700160 base = (pbm->msi_queues + ((msiqid - pbm->msiq_first) * 8192));
161 ep = &base[*head];
David S. Miller9bb3c222007-08-30 22:33:25 -0700162
David S. Miller759f89e2007-10-11 03:16:13 -0700163 if ((ep->word0 & MSIQ_WORD0_FMT_TYPE) == 0)
164 return 0;
165
166 type_fmt = ((ep->word0 & MSIQ_WORD0_FMT_TYPE) >>
167 MSIQ_WORD0_FMT_TYPE_SHIFT);
168 type = (type_fmt >> 3);
169 if (unlikely(type != MSIQ_TYPE_MSI32 &&
170 type != MSIQ_TYPE_MSI64))
171 return -EINVAL;
172
173 *msi = msi_num = ((ep->word0 & MSIQ_WORD0_DATA0) >>
174 MSIQ_WORD0_DATA0_SHIFT);
175
David S. Miller87395fc2008-09-10 04:13:10 -0700176 upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi_num));
David S. Miller759f89e2007-10-11 03:16:13 -0700177
178 /* Clear the entry. */
179 ep->word0 &= ~MSIQ_WORD0_FMT_TYPE;
180
181 /* Go to next entry in ring. */
182 (*head)++;
183 if (*head >= pbm->msiq_ent_count)
184 *head = 0;
185
186 return 1;
187}
188
189static int pci_fire_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
190 unsigned long head)
191{
David S. Miller87395fc2008-09-10 04:13:10 -0700192 upa_writeq(head, pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid));
David S. Miller759f89e2007-10-11 03:16:13 -0700193 return 0;
194}
195
196static int pci_fire_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
197 unsigned long msi, int is_msi64)
198{
199 u64 val;
200
David S. Miller87395fc2008-09-10 04:13:10 -0700201 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700202 val &= ~(MSI_MAP_EQNUM);
203 val |= msiqid;
David S. Miller87395fc2008-09-10 04:13:10 -0700204 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700205
David S. Miller87395fc2008-09-10 04:13:10 -0700206 upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700207
David S. Miller87395fc2008-09-10 04:13:10 -0700208 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700209 val |= MSI_MAP_VALID;
David S. Miller87395fc2008-09-10 04:13:10 -0700210 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
David S. Miller9bb3c222007-08-30 22:33:25 -0700211
212 return 0;
213}
214
David S. Miller759f89e2007-10-11 03:16:13 -0700215static int pci_fire_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
David S. Miller9bb3c222007-08-30 22:33:25 -0700216{
David S. Miller759f89e2007-10-11 03:16:13 -0700217 u64 val;
218
David S. Miller87395fc2008-09-10 04:13:10 -0700219 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700220
221 val &= ~MSI_MAP_VALID;
222
David S. Miller87395fc2008-09-10 04:13:10 -0700223 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700224
225 return 0;
David S. Miller9bb3c222007-08-30 22:33:25 -0700226}
227
David S. Miller759f89e2007-10-11 03:16:13 -0700228static int pci_fire_msiq_alloc(struct pci_pbm_info *pbm)
David S. Miller9bb3c222007-08-30 22:33:25 -0700229{
230 unsigned long pages, order, i;
231
232 order = get_order(512 * 1024);
233 pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
234 if (pages == 0UL) {
235 printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
236 order);
237 return -ENOMEM;
238 }
239 memset((char *)pages, 0, PAGE_SIZE << order);
240 pbm->msi_queues = (void *) pages;
241
David S. Miller87395fc2008-09-10 04:13:10 -0700242 upa_writeq((EVENT_QUEUE_BASE_ADDR_ALL_ONES |
243 __pa(pbm->msi_queues)),
244 pbm->pbm_regs + EVENT_QUEUE_BASE_ADDR_REG);
David S. Miller9bb3c222007-08-30 22:33:25 -0700245
David S. Miller87395fc2008-09-10 04:13:10 -0700246 upa_writeq(pbm->portid << 6, pbm->pbm_regs + IMONDO_DATA0);
247 upa_writeq(0, pbm->pbm_regs + IMONDO_DATA1);
David S. Miller9bb3c222007-08-30 22:33:25 -0700248
David S. Miller87395fc2008-09-10 04:13:10 -0700249 upa_writeq(pbm->msi32_start, pbm->pbm_regs + MSI_32BIT_ADDR);
250 upa_writeq(pbm->msi64_start, pbm->pbm_regs + MSI_64BIT_ADDR);
David S. Miller9bb3c222007-08-30 22:33:25 -0700251
252 for (i = 0; i < pbm->msiq_num; i++) {
David S. Miller87395fc2008-09-10 04:13:10 -0700253 upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_HEAD(i));
254 upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_TAIL(i));
David S. Miller9bb3c222007-08-30 22:33:25 -0700255 }
256
257 return 0;
258}
259
David S. Miller759f89e2007-10-11 03:16:13 -0700260static void pci_fire_msiq_free(struct pci_pbm_info *pbm)
David S. Miller9bb3c222007-08-30 22:33:25 -0700261{
David S. Miller759f89e2007-10-11 03:16:13 -0700262 unsigned long pages, order;
David S. Miller9bb3c222007-08-30 22:33:25 -0700263
David S. Miller759f89e2007-10-11 03:16:13 -0700264 order = get_order(512 * 1024);
265 pages = (unsigned long) pbm->msi_queues;
David S. Miller9bb3c222007-08-30 22:33:25 -0700266
David S. Miller759f89e2007-10-11 03:16:13 -0700267 free_pages(pages, order);
268
269 pbm->msi_queues = NULL;
David S. Miller9bb3c222007-08-30 22:33:25 -0700270}
271
David S. Miller759f89e2007-10-11 03:16:13 -0700272static int pci_fire_msiq_build_irq(struct pci_pbm_info *pbm,
273 unsigned long msiqid,
274 unsigned long devino)
David S. Miller9bb3c222007-08-30 22:33:25 -0700275{
David S. Miller759f89e2007-10-11 03:16:13 -0700276 unsigned long cregs = (unsigned long) pbm->pbm_regs;
277 unsigned long imap_reg, iclr_reg, int_ctrlr;
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000278 unsigned int irq;
David S. Miller759f89e2007-10-11 03:16:13 -0700279 int fixup;
David S. Miller9bb3c222007-08-30 22:33:25 -0700280 u64 val;
281
David S. Miller759f89e2007-10-11 03:16:13 -0700282 imap_reg = cregs + (0x001000UL + (devino * 0x08UL));
283 iclr_reg = cregs + (0x001400UL + (devino * 0x08UL));
David S. Miller9bb3c222007-08-30 22:33:25 -0700284
David S. Miller759f89e2007-10-11 03:16:13 -0700285 /* XXX iterate amongst the 4 IRQ controllers XXX */
286 int_ctrlr = (1UL << 6);
David S. Miller9bb3c222007-08-30 22:33:25 -0700287
David S. Miller87395fc2008-09-10 04:13:10 -0700288 val = upa_readq(imap_reg);
David S. Miller759f89e2007-10-11 03:16:13 -0700289 val |= (1UL << 63) | int_ctrlr;
David S. Miller87395fc2008-09-10 04:13:10 -0700290 upa_writeq(val, imap_reg);
David S. Miller9bb3c222007-08-30 22:33:25 -0700291
David S. Miller759f89e2007-10-11 03:16:13 -0700292 fixup = ((pbm->portid << 6) | devino) - int_ctrlr;
David S. Miller9bb3c222007-08-30 22:33:25 -0700293
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000294 irq = build_irq(fixup, iclr_reg, imap_reg);
295 if (!irq)
David S. Miller759f89e2007-10-11 03:16:13 -0700296 return -ENOMEM;
David S. Miller9bb3c222007-08-30 22:33:25 -0700297
David S. Miller87395fc2008-09-10 04:13:10 -0700298 upa_writeq(EVENT_QUEUE_CONTROL_SET_EN,
299 pbm->pbm_regs + EVENT_QUEUE_CONTROL_SET(msiqid));
David S. Miller9bb3c222007-08-30 22:33:25 -0700300
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000301 return irq;
David S. Miller9bb3c222007-08-30 22:33:25 -0700302}
303
David S. Miller759f89e2007-10-11 03:16:13 -0700304static const struct sparc64_msiq_ops pci_fire_msiq_ops = {
305 .get_head = pci_fire_get_head,
306 .dequeue_msi = pci_fire_dequeue_msi,
307 .set_head = pci_fire_set_head,
308 .msi_setup = pci_fire_msi_setup,
309 .msi_teardown = pci_fire_msi_teardown,
310 .msiq_alloc = pci_fire_msiq_alloc,
311 .msiq_free = pci_fire_msiq_free,
312 .msiq_build_irq = pci_fire_msiq_build_irq,
313};
David S. Miller9bb3c222007-08-30 22:33:25 -0700314
315static void pci_fire_msi_init(struct pci_pbm_info *pbm)
316{
David S. Miller759f89e2007-10-11 03:16:13 -0700317 sparc64_pbm_msi_init(pbm, &pci_fire_msiq_ops);
David S. Miller9bb3c222007-08-30 22:33:25 -0700318}
319#else /* CONFIG_PCI_MSI */
320static void pci_fire_msi_init(struct pci_pbm_info *pbm)
321{
322}
323#endif /* !(CONFIG_PCI_MSI) */
324
David S. Miller861fe902007-05-02 17:31:36 -0700325/* Based at pbm->controller_regs */
326#define FIRE_PARITY_CONTROL 0x470010UL
327#define FIRE_PARITY_ENAB 0x8000000000000000UL
328#define FIRE_FATAL_RESET_CTL 0x471028UL
329#define FIRE_FATAL_RESET_SPARE 0x0000000004000000UL
330#define FIRE_FATAL_RESET_MB 0x0000000002000000UL
331#define FIRE_FATAL_RESET_CPE 0x0000000000008000UL
332#define FIRE_FATAL_RESET_APE 0x0000000000004000UL
333#define FIRE_FATAL_RESET_PIO 0x0000000000000040UL
334#define FIRE_FATAL_RESET_JW 0x0000000000000004UL
335#define FIRE_FATAL_RESET_JI 0x0000000000000002UL
336#define FIRE_FATAL_RESET_JR 0x0000000000000001UL
337#define FIRE_CORE_INTR_ENABLE 0x471800UL
338
339/* Based at pbm->pbm_regs */
340#define FIRE_TLU_CTRL 0x80000UL
341#define FIRE_TLU_CTRL_TIM 0x00000000da000000UL
342#define FIRE_TLU_CTRL_QDET 0x0000000000000100UL
343#define FIRE_TLU_CTRL_CFG 0x0000000000000001UL
344#define FIRE_TLU_DEV_CTRL 0x90008UL
345#define FIRE_TLU_LINK_CTRL 0x90020UL
346#define FIRE_TLU_LINK_CTRL_CLK 0x0000000000000040UL
347#define FIRE_LPU_RESET 0xe2008UL
348#define FIRE_LPU_LLCFG 0xe2200UL
349#define FIRE_LPU_LLCFG_VC0 0x0000000000000100UL
350#define FIRE_LPU_FCTRL_UCTRL 0xe2240UL
351#define FIRE_LPU_FCTRL_UCTRL_N 0x0000000000000002UL
352#define FIRE_LPU_FCTRL_UCTRL_P 0x0000000000000001UL
353#define FIRE_LPU_TXL_FIFOP 0xe2430UL
354#define FIRE_LPU_LTSSM_CFG2 0xe2788UL
355#define FIRE_LPU_LTSSM_CFG3 0xe2790UL
356#define FIRE_LPU_LTSSM_CFG4 0xe2798UL
357#define FIRE_LPU_LTSSM_CFG5 0xe27a0UL
358#define FIRE_DMC_IENAB 0x31800UL
359#define FIRE_DMC_DBG_SEL_A 0x53000UL
360#define FIRE_DMC_DBG_SEL_B 0x53008UL
361#define FIRE_PEC_IENAB 0x51800UL
362
363static void pci_fire_hw_init(struct pci_pbm_info *pbm)
364{
365 u64 val;
366
David S. Miller87395fc2008-09-10 04:13:10 -0700367 upa_writeq(FIRE_PARITY_ENAB,
368 pbm->controller_regs + FIRE_PARITY_CONTROL);
David S. Miller861fe902007-05-02 17:31:36 -0700369
David S. Miller87395fc2008-09-10 04:13:10 -0700370 upa_writeq((FIRE_FATAL_RESET_SPARE |
David S. Miller861fe902007-05-02 17:31:36 -0700371 FIRE_FATAL_RESET_MB |
372 FIRE_FATAL_RESET_CPE |
373 FIRE_FATAL_RESET_APE |
374 FIRE_FATAL_RESET_PIO |
375 FIRE_FATAL_RESET_JW |
376 FIRE_FATAL_RESET_JI |
David S. Miller87395fc2008-09-10 04:13:10 -0700377 FIRE_FATAL_RESET_JR),
378 pbm->controller_regs + FIRE_FATAL_RESET_CTL);
David S. Miller861fe902007-05-02 17:31:36 -0700379
David S. Miller87395fc2008-09-10 04:13:10 -0700380 upa_writeq(~(u64)0, pbm->controller_regs + FIRE_CORE_INTR_ENABLE);
David S. Miller861fe902007-05-02 17:31:36 -0700381
David S. Miller87395fc2008-09-10 04:13:10 -0700382 val = upa_readq(pbm->pbm_regs + FIRE_TLU_CTRL);
David S. Miller861fe902007-05-02 17:31:36 -0700383 val |= (FIRE_TLU_CTRL_TIM |
384 FIRE_TLU_CTRL_QDET |
385 FIRE_TLU_CTRL_CFG);
David S. Miller87395fc2008-09-10 04:13:10 -0700386 upa_writeq(val, pbm->pbm_regs + FIRE_TLU_CTRL);
387 upa_writeq(0, pbm->pbm_regs + FIRE_TLU_DEV_CTRL);
388 upa_writeq(FIRE_TLU_LINK_CTRL_CLK,
389 pbm->pbm_regs + FIRE_TLU_LINK_CTRL);
David S. Miller861fe902007-05-02 17:31:36 -0700390
David S. Miller87395fc2008-09-10 04:13:10 -0700391 upa_writeq(0, pbm->pbm_regs + FIRE_LPU_RESET);
392 upa_writeq(FIRE_LPU_LLCFG_VC0, pbm->pbm_regs + FIRE_LPU_LLCFG);
393 upa_writeq((FIRE_LPU_FCTRL_UCTRL_N | FIRE_LPU_FCTRL_UCTRL_P),
394 pbm->pbm_regs + FIRE_LPU_FCTRL_UCTRL);
395 upa_writeq(((0xffff << 16) | (0x0000 << 0)),
396 pbm->pbm_regs + FIRE_LPU_TXL_FIFOP);
397 upa_writeq(3000000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG2);
398 upa_writeq(500000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG3);
399 upa_writeq((2 << 16) | (140 << 8),
400 pbm->pbm_regs + FIRE_LPU_LTSSM_CFG4);
401 upa_writeq(0, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG5);
David S. Miller861fe902007-05-02 17:31:36 -0700402
David S. Miller87395fc2008-09-10 04:13:10 -0700403 upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_DMC_IENAB);
404 upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_A);
405 upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_B);
David S. Miller861fe902007-05-02 17:31:36 -0700406
David S. Miller87395fc2008-09-10 04:13:10 -0700407 upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_PEC_IENAB);
David S. Miller861fe902007-05-02 17:31:36 -0700408}
409
David S. Miller9a2ed5c2009-04-07 01:03:58 -0700410static int __devinit pci_fire_pbm_init(struct pci_pbm_info *pbm,
Grant Likelycd4cd732010-07-22 16:04:30 -0600411 struct platform_device *op, u32 portid)
David S. Miller861fe902007-05-02 17:31:36 -0700412{
413 const struct linux_prom64_registers *regs;
Grant Likely61c7a082010-04-13 16:12:29 -0700414 struct device_node *dp = op->dev.of_node;
David S. Miller9bb3c222007-08-30 22:33:25 -0700415 int err;
David S. Miller861fe902007-05-02 17:31:36 -0700416
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700417 pbm->numa_node = -1;
418
David S. Millerca3dd882007-05-09 02:35:27 -0700419 pbm->pci_ops = &sun4u_pci_ops;
420 pbm->config_space_reg_bits = 12;
David S. Miller34768bc2007-05-07 23:06:27 -0700421
David S. Miller6c108f12007-05-07 23:49:01 -0700422 pbm->index = pci_num_pbms++;
423
David S. Miller861fe902007-05-02 17:31:36 -0700424 pbm->portid = portid;
David S. Miller22fecba2008-09-10 00:19:28 -0700425 pbm->op = op;
David S. Miller861fe902007-05-02 17:31:36 -0700426 pbm->name = dp->full_name;
427
428 regs = of_get_property(dp, "reg", NULL);
429 pbm->pbm_regs = regs[0].phys_addr;
430 pbm->controller_regs = regs[1].phys_addr - 0x410000UL;
431
432 printk("%s: SUN4U PCIE Bus Module\n", pbm->name);
433
434 pci_determine_mem_io_space(pbm);
435
David S. Millercfa06522007-05-07 21:51:41 -0700436 pci_get_pbm_props(pbm);
David S. Miller861fe902007-05-02 17:31:36 -0700437
438 pci_fire_hw_init(pbm);
David S. Millerad7ad572007-07-27 22:39:14 -0700439
David S. Miller9bb3c222007-08-30 22:33:25 -0700440 err = pci_fire_pbm_iommu_init(pbm);
441 if (err)
442 return err;
443
444 pci_fire_msi_init(pbm);
445
David S. Millere822358a2008-09-01 18:32:22 -0700446 pbm->pci_bus = pci_scan_one_pbm(pbm, &op->dev);
447
448 /* XXX register error interrupt handlers XXX */
David S. Millerc8049962008-08-30 03:12:38 -0700449
David S. Millerd3ae4b52008-09-09 23:54:02 -0700450 pbm->next = pci_pbm_root;
451 pci_pbm_root = pbm;
David S. Miller861fe902007-05-02 17:31:36 -0700452
David S. Miller861fe902007-05-02 17:31:36 -0700453 return 0;
454}
455
Grant Likely4ebb24f2011-02-22 20:01:33 -0700456static int __devinit fire_probe(struct platform_device *op)
David S. Miller861fe902007-05-02 17:31:36 -0700457{
Grant Likely61c7a082010-04-13 16:12:29 -0700458 struct device_node *dp = op->dev.of_node;
David S. Miller34768bc2007-05-07 23:06:27 -0700459 struct pci_pbm_info *pbm;
David S. Millerc8049962008-08-30 03:12:38 -0700460 struct iommu *iommu;
461 u32 portid;
462 int err;
David S. Miller861fe902007-05-02 17:31:36 -0700463
David S. Millerc8049962008-08-30 03:12:38 -0700464 portid = of_getintprop_default(dp, "portid", 0xff);
David S. Miller861fe902007-05-02 17:31:36 -0700465
David S. Millerc8049962008-08-30 03:12:38 -0700466 err = -ENOMEM;
David S. Millerd3ae4b52008-09-09 23:54:02 -0700467 pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
468 if (!pbm) {
469 printk(KERN_ERR PFX "Cannot allocate pci_pbminfo.\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700470 goto out_err;
David S. Millerc8049962008-08-30 03:12:38 -0700471 }
David S. Miller861fe902007-05-02 17:31:36 -0700472
David S. Millerd3ae4b52008-09-09 23:54:02 -0700473 iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
David S. Millerc8049962008-08-30 03:12:38 -0700474 if (!iommu) {
David S. Millerd3ae4b52008-09-09 23:54:02 -0700475 printk(KERN_ERR PFX "Cannot allocate PBM iommu.\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700476 goto out_free_controller;
David S. Millerc8049962008-08-30 03:12:38 -0700477 }
David S. Miller861fe902007-05-02 17:31:36 -0700478
David S. Millerd3ae4b52008-09-09 23:54:02 -0700479 pbm->iommu = iommu;
David S. Miller861fe902007-05-02 17:31:36 -0700480
David S. Millerd3ae4b52008-09-09 23:54:02 -0700481 err = pci_fire_pbm_init(pbm, op, portid);
482 if (err)
483 goto out_free_iommu;
David S. Miller861fe902007-05-02 17:31:36 -0700484
David S. Millerd3ae4b52008-09-09 23:54:02 -0700485 dev_set_drvdata(&op->dev, pbm);
David S. Miller861fe902007-05-02 17:31:36 -0700486
David S. Millerd3ae4b52008-09-09 23:54:02 -0700487 return 0;
David S. Millerad7ad572007-07-27 22:39:14 -0700488
David S. Millerd3ae4b52008-09-09 23:54:02 -0700489out_free_iommu:
490 kfree(pbm->iommu);
David S. Millerd7472c32008-08-31 01:33:52 -0700491
492out_free_controller:
David S. Millerd3ae4b52008-09-09 23:54:02 -0700493 kfree(pbm);
David S. Millerd7472c32008-08-31 01:33:52 -0700494
495out_err:
David S. Millerc8049962008-08-30 03:12:38 -0700496 return err;
David S. Miller861fe902007-05-02 17:31:36 -0700497}
David S. Millerc8049962008-08-30 03:12:38 -0700498
David S. Miller3628aa02011-03-30 17:37:56 -0700499static const struct of_device_id fire_match[] = {
David S. Millerc8049962008-08-30 03:12:38 -0700500 {
501 .name = "pci",
502 .compatible = "pciex108e,80f0",
503 },
504 {},
505};
506
Grant Likely4ebb24f2011-02-22 20:01:33 -0700507static struct platform_driver fire_driver = {
Grant Likely40182942010-04-13 16:13:02 -0700508 .driver = {
509 .name = DRIVER_NAME,
510 .owner = THIS_MODULE,
511 .of_match_table = fire_match,
512 },
David S. Millerc8049962008-08-30 03:12:38 -0700513 .probe = fire_probe,
514};
515
516static int __init fire_init(void)
517{
Grant Likely4ebb24f2011-02-22 20:01:33 -0700518 return platform_driver_register(&fire_driver);
David S. Millerc8049962008-08-30 03:12:38 -0700519}
520
521subsys_initcall(fire_init);