blob: df781adac6dd02125ed0404ac941c75f6eaebac6 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
3 */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10004#ifndef _ASM_POWERPC_SYSTEM_H
5#define _ASM_POWERPC_SYSTEM_H
Paul Mackerras14cf11a2005-09-26 16:04:21 +10006
Paul Mackerras14cf11a2005-09-26 16:04:21 +10007#include <linux/kernel.h>
Paul Mackerras14b3ca42008-04-20 17:57:10 +10008#include <linux/irqflags.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +10009
10#include <asm/hw_irq.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100011
12/*
13 * Memory barrier.
14 * The sync instruction guarantees that all memory accesses initiated
15 * by this processor have been performed (with respect to all other
16 * mechanisms that access memory). The eieio instruction is a barrier
17 * providing an ordering (separately) for (a) cacheable stores and (b)
18 * loads and stores to non-cacheable memory (e.g. I/O devices).
19 *
20 * mb() prevents loads and stores being reordered across this point.
21 * rmb() prevents loads being reordered across this point.
22 * wmb() prevents stores being reordered across this point.
23 * read_barrier_depends() prevents data-dependent loads being reordered
24 * across this point (nop on PPC).
25 *
26 * We have to use the sync instructions for mb(), since lwsync doesn't
27 * order loads with respect to previous stores. Lwsync is fine for
Andy Fleminge0da0da2006-10-27 14:31:07 -050028 * rmb(), though. Note that rmb() actually uses a sync on 32-bit
29 * architectures.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030 *
31 * For wmb(), we use sync since wmb is used in drivers to order
32 * stores to system memory with respect to writes to the device.
33 * However, smp_wmb() can be a lighter-weight eieio barrier on
34 * SMP since it is only used to order updates to system memory.
35 */
36#define mb() __asm__ __volatile__ ("sync" : : : "memory")
Andy Fleminge0da0da2006-10-27 14:31:07 -050037#define rmb() __asm__ __volatile__ (__stringify(LWSYNC) : : : "memory")
Paul Mackerras14cf11a2005-09-26 16:04:21 +100038#define wmb() __asm__ __volatile__ ("sync" : : : "memory")
39#define read_barrier_depends() do { } while(0)
40
41#define set_mb(var, value) do { var = value; mb(); } while (0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042
Arnd Bergmann88ced032005-12-16 22:43:46 +010043#ifdef __KERNEL__
Olaf Hering4f9a58d2007-10-16 23:30:12 -070044#define AT_VECTOR_SIZE_ARCH 6 /* entries in ARCH_DLINFO */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef CONFIG_SMP
46#define smp_mb() mb()
47#define smp_rmb() rmb()
Kumar Gala74a0ba62007-07-09 23:49:09 -050048#define smp_wmb() eieio()
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#define smp_read_barrier_depends() read_barrier_depends()
50#else
51#define smp_mb() barrier()
52#define smp_rmb() barrier()
53#define smp_wmb() barrier()
54#define smp_read_barrier_depends() do { } while(0)
55#endif /* CONFIG_SMP */
56
Nathan Lynch5db9fa92006-08-22 20:36:05 -050057/*
58 * This is a barrier which prevents following instructions from being
59 * started until the value of the argument x is known. For example, if
60 * x is a variable loaded from memory, this prevents following
61 * instructions from being executed until the load has been performed.
62 */
63#define data_barrier(x) \
64 asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
65
Paul Mackerras14cf11a2005-09-26 16:04:21 +100066struct task_struct;
67struct pt_regs;
68
Olof Johansson7dbb9222008-01-31 14:34:47 +110069#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100070
71extern int (*__debugger)(struct pt_regs *regs);
72extern int (*__debugger_ipi)(struct pt_regs *regs);
73extern int (*__debugger_bpt)(struct pt_regs *regs);
74extern int (*__debugger_sstep)(struct pt_regs *regs);
75extern int (*__debugger_iabr_match)(struct pt_regs *regs);
76extern int (*__debugger_dabr_match)(struct pt_regs *regs);
77extern int (*__debugger_fault_handler)(struct pt_regs *regs);
78
79#define DEBUGGER_BOILERPLATE(__NAME) \
80static inline int __NAME(struct pt_regs *regs) \
81{ \
82 if (unlikely(__ ## __NAME)) \
83 return __ ## __NAME(regs); \
84 return 0; \
85}
86
87DEBUGGER_BOILERPLATE(debugger)
88DEBUGGER_BOILERPLATE(debugger_ipi)
89DEBUGGER_BOILERPLATE(debugger_bpt)
90DEBUGGER_BOILERPLATE(debugger_sstep)
91DEBUGGER_BOILERPLATE(debugger_iabr_match)
92DEBUGGER_BOILERPLATE(debugger_dabr_match)
93DEBUGGER_BOILERPLATE(debugger_fault_handler)
94
Paul Mackerras14cf11a2005-09-26 16:04:21 +100095#else
96static inline int debugger(struct pt_regs *regs) { return 0; }
97static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
98static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
99static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
100static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
101static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
102static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
103#endif
104
105extern int set_dabr(unsigned long dabr);
106extern void print_backtrace(unsigned long *);
107extern void show_regs(struct pt_regs * regs);
108extern void flush_instruction_cache(void);
109extern void hard_reset_now(void);
110extern void poweroff_now(void);
111
112#ifdef CONFIG_6xx
113extern long _get_L2CR(void);
114extern long _get_L3CR(void);
115extern void _set_L2CR(unsigned long);
116extern void _set_L3CR(unsigned long);
117#else
118#define _get_L2CR() 0L
119#define _get_L3CR() 0L
120#define _set_L2CR(val) do { } while(0)
121#define _set_L3CR(val) do { } while(0)
122#endif
123
124extern void via_cuda_init(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000125extern void read_rtc_time(void);
126extern void pmac_find_display(void);
127extern void giveup_fpu(struct task_struct *);
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000128extern void disable_kernel_fp(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000129extern void enable_kernel_fp(void);
130extern void flush_fp_to_thread(struct task_struct *);
131extern void enable_kernel_altivec(void);
132extern void giveup_altivec(struct task_struct *);
133extern void load_up_altivec(struct task_struct *);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000134extern int emulate_altivec(struct pt_regs *);
Johannes Bergd169d142007-04-28 08:00:03 +1000135extern void enable_kernel_spe(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000136extern void giveup_spe(struct task_struct *);
137extern void load_up_spe(struct task_struct *);
138extern int fix_alignment(struct pt_regs *);
David Gibson25c8a782005-10-27 16:27:25 +1000139extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
140extern void cvt_df(double *from, float *to, struct thread_struct *thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000141
Paul Mackerras5388fb12006-01-11 22:11:39 +1100142#ifndef CONFIG_SMP
143extern void discard_lazy_cpu_state(void);
144#else
145static inline void discard_lazy_cpu_state(void)
146{
147}
148#endif
149
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150#ifdef CONFIG_ALTIVEC
151extern void flush_altivec_to_thread(struct task_struct *);
152#else
153static inline void flush_altivec_to_thread(struct task_struct *t)
154{
155}
156#endif
157
158#ifdef CONFIG_SPE
159extern void flush_spe_to_thread(struct task_struct *);
160#else
161static inline void flush_spe_to_thread(struct task_struct *t)
162{
163}
164#endif
165
166extern int call_rtas(const char *, int, int, unsigned long *, ...);
167extern void cacheable_memzero(void *p, unsigned int nb);
168extern void *cacheable_memcpy(void *, const void *, unsigned int);
169extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
170extern void bad_page_fault(struct pt_regs *, unsigned long, int);
171extern int die(const char *, struct pt_regs *, long);
172extern void _exception(int, struct pt_regs *, int, unsigned long);
Jon Loeliger1d594832008-01-23 12:42:07 -0600173extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
174
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175#ifdef CONFIG_BOOKE_WDT
176extern u32 booke_wdt_enabled;
177extern u32 booke_wdt_period;
178#endif /* CONFIG_BOOKE_WDT */
179
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000180struct device_node;
181extern void note_scsi_host(struct device_node *, void *);
182
183extern struct task_struct *__switch_to(struct task_struct *,
184 struct task_struct *);
185#define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
186
187struct thread_struct;
188extern struct task_struct *_switch(struct thread_struct *prev,
189 struct thread_struct *next);
190
191extern unsigned int rtas_data;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000192extern int mem_init_done; /* set on boot once kmalloc can be called */
Michael Ellerman5f25f062008-05-08 14:27:07 +1000193extern int init_bootmem_done; /* set on !NUMA once bootmem is available */
Paul Mackerrascf00a8d2005-10-31 13:07:02 +1100194extern unsigned long memory_limit;
Paul Mackerras49b09852005-11-10 15:53:40 +1100195extern unsigned long klimit;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000196
Stephen Rothwell7b2c3c52007-09-17 14:08:06 +1000197extern void *alloc_maybe_bootmem(size_t size, gfp_t mask);
Stephen Rothwell5669c3c2007-10-02 13:37:53 +1000198extern void *zalloc_maybe_bootmem(size_t size, gfp_t mask);
Stephen Rothwell7b2c3c52007-09-17 14:08:06 +1000199
Paul Mackerras17a63922005-10-20 21:10:09 +1000200extern int powersave_nap; /* set if nap mode can be used in idle loop */
201
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000202/*
203 * Atomic exchange
204 *
205 * Changes the memory location '*ptr' to be val and returns
206 * the previous value stored there.
207 */
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000208static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000209__xchg_u32(volatile void *p, unsigned long val)
210{
211 unsigned long prev;
212
213 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100214 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000215"1: lwarx %0,0,%2 \n"
216 PPC405_ERR77(0,%2)
217" stwcx. %3,0,%2 \n\
218 bne- 1b"
219 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700220 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
221 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222 : "cc", "memory");
223
224 return prev;
225}
226
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700227/*
228 * Atomic exchange
229 *
230 * Changes the memory location '*ptr' to be val and returns
231 * the previous value stored there.
232 */
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000233static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700234__xchg_u32_local(volatile void *p, unsigned long val)
235{
236 unsigned long prev;
237
238 __asm__ __volatile__(
239"1: lwarx %0,0,%2 \n"
240 PPC405_ERR77(0,%2)
241" stwcx. %3,0,%2 \n\
242 bne- 1b"
243 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
244 : "r" (p), "r" (val)
245 : "cc", "memory");
246
247 return prev;
248}
249
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250#ifdef CONFIG_PPC64
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000251static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000252__xchg_u64(volatile void *p, unsigned long val)
253{
254 unsigned long prev;
255
256 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100257 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258"1: ldarx %0,0,%2 \n"
259 PPC405_ERR77(0,%2)
260" stdcx. %3,0,%2 \n\
261 bne- 1b"
262 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700263 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
264 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265 : "cc", "memory");
266
267 return prev;
268}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700269
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000270static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700271__xchg_u64_local(volatile void *p, unsigned long val)
272{
273 unsigned long prev;
274
275 __asm__ __volatile__(
276"1: ldarx %0,0,%2 \n"
277 PPC405_ERR77(0,%2)
278" stdcx. %3,0,%2 \n\
279 bne- 1b"
280 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
281 : "r" (p), "r" (val)
282 : "cc", "memory");
283
284 return prev;
285}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000286#endif
287
288/*
289 * This function doesn't exist, so you'll get a linker error
290 * if something tries to do an invalid xchg().
291 */
292extern void __xchg_called_with_bad_pointer(void);
293
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000294static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000295__xchg(volatile void *ptr, unsigned long x, unsigned int size)
296{
297 switch (size) {
298 case 4:
299 return __xchg_u32(ptr, x);
300#ifdef CONFIG_PPC64
301 case 8:
302 return __xchg_u64(ptr, x);
303#endif
304 }
305 __xchg_called_with_bad_pointer();
306 return x;
307}
308
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000309static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700310__xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
311{
312 switch (size) {
313 case 4:
314 return __xchg_u32_local(ptr, x);
315#ifdef CONFIG_PPC64
316 case 8:
317 return __xchg_u64_local(ptr, x);
318#endif
319 }
320 __xchg_called_with_bad_pointer();
321 return x;
322}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000323#define xchg(ptr,x) \
324 ({ \
325 __typeof__(*(ptr)) _x_ = (x); \
326 (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
327 })
328
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700329#define xchg_local(ptr,x) \
330 ({ \
331 __typeof__(*(ptr)) _x_ = (x); \
332 (__typeof__(*(ptr))) __xchg_local((ptr), \
333 (unsigned long)_x_, sizeof(*(ptr))); \
334 })
335
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000336/*
337 * Compare and exchange - if *p == old, set it to new,
338 * and return the old value of *p.
339 */
340#define __HAVE_ARCH_CMPXCHG 1
341
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000342static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000343__cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
344{
345 unsigned int prev;
346
347 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100348 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000349"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
350 cmpw 0,%0,%3\n\
351 bne- 2f\n"
352 PPC405_ERR77(0,%2)
353" stwcx. %4,0,%2\n\
354 bne- 1b"
355 ISYNC_ON_SMP
356 "\n\
3572:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700358 : "=&r" (prev), "+m" (*p)
359 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000360 : "cc", "memory");
361
362 return prev;
363}
364
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000365static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700366__cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
367 unsigned long new)
368{
369 unsigned int prev;
370
371 __asm__ __volatile__ (
372"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
373 cmpw 0,%0,%3\n\
374 bne- 2f\n"
375 PPC405_ERR77(0,%2)
376" stwcx. %4,0,%2\n\
377 bne- 1b"
378 "\n\
3792:"
380 : "=&r" (prev), "+m" (*p)
381 : "r" (p), "r" (old), "r" (new)
382 : "cc", "memory");
383
384 return prev;
385}
386
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000387#ifdef CONFIG_PPC64
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000388static __always_inline unsigned long
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100389__cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000390{
391 unsigned long prev;
392
393 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100394 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000395"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
396 cmpd 0,%0,%3\n\
397 bne- 2f\n\
398 stdcx. %4,0,%2\n\
399 bne- 1b"
400 ISYNC_ON_SMP
401 "\n\
4022:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700403 : "=&r" (prev), "+m" (*p)
404 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000405 : "cc", "memory");
406
407 return prev;
408}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700409
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000410static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700411__cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
412 unsigned long new)
413{
414 unsigned long prev;
415
416 __asm__ __volatile__ (
417"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
418 cmpd 0,%0,%3\n\
419 bne- 2f\n\
420 stdcx. %4,0,%2\n\
421 bne- 1b"
422 "\n\
4232:"
424 : "=&r" (prev), "+m" (*p)
425 : "r" (p), "r" (old), "r" (new)
426 : "cc", "memory");
427
428 return prev;
429}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000430#endif
431
432/* This function doesn't exist, so you'll get a linker error
433 if something tries to do an invalid cmpxchg(). */
434extern void __cmpxchg_called_with_bad_pointer(void);
435
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000436static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000437__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
438 unsigned int size)
439{
440 switch (size) {
441 case 4:
442 return __cmpxchg_u32(ptr, old, new);
443#ifdef CONFIG_PPC64
444 case 8:
445 return __cmpxchg_u64(ptr, old, new);
446#endif
447 }
448 __cmpxchg_called_with_bad_pointer();
449 return old;
450}
451
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000452static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700453__cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
454 unsigned int size)
455{
456 switch (size) {
457 case 4:
458 return __cmpxchg_u32_local(ptr, old, new);
459#ifdef CONFIG_PPC64
460 case 8:
461 return __cmpxchg_u64_local(ptr, old, new);
462#endif
463 }
464 __cmpxchg_called_with_bad_pointer();
465 return old;
466}
467
Mathieu Desnoyersf9c46502008-02-07 00:16:10 -0800468#define cmpxchg(ptr, o, n) \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469 ({ \
470 __typeof__(*(ptr)) _o_ = (o); \
471 __typeof__(*(ptr)) _n_ = (n); \
472 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
473 (unsigned long)_n_, sizeof(*(ptr))); \
474 })
475
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700476
Mathieu Desnoyersf9c46502008-02-07 00:16:10 -0800477#define cmpxchg_local(ptr, o, n) \
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700478 ({ \
479 __typeof__(*(ptr)) _o_ = (o); \
480 __typeof__(*(ptr)) _n_ = (n); \
481 (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
482 (unsigned long)_n_, sizeof(*(ptr))); \
483 })
484
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000485#ifdef CONFIG_PPC64
486/*
487 * We handle most unaligned accesses in hardware. On the other hand
488 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
489 * powers of 2 writes until it reaches sufficient alignment).
490 *
491 * Based on this we disable the IP header alignment in network drivers.
Anton Blanchard025be812006-03-31 02:27:06 -0800492 * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
493 * cacheline alignment of buffers.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494 */
Anton Blanchard025be812006-03-31 02:27:06 -0800495#define NET_IP_ALIGN 0
496#define NET_SKB_PAD L1_CACHE_BYTES
Mathieu Desnoyersf9c46502008-02-07 00:16:10 -0800497
498#define cmpxchg64(ptr, o, n) \
499 ({ \
500 BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
501 cmpxchg((ptr), (o), (n)); \
502 })
503#define cmpxchg64_local(ptr, o, n) \
504 ({ \
505 BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
506 cmpxchg_local((ptr), (o), (n)); \
507 })
508#else
509#include <asm-generic/cmpxchg-local.h>
510#define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000511#endif
512
513#define arch_align_stack(x) (x)
514
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000515/* Used in very early kernel initialization. */
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000516extern unsigned long reloc_offset(void);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000517extern unsigned long add_reloc_offset(unsigned long);
518extern void reloc_got2(unsigned long);
519
520#define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000521
Michael Ellermanc87ef112005-11-03 17:57:53 +1100522static inline void create_instruction(unsigned long addr, unsigned int instr)
523{
524 unsigned int *p;
525 p = (unsigned int *)addr;
526 *p = instr;
527 asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
528}
529
530/* Flags for create_branch:
531 * "b" == create_branch(addr, target, 0);
532 * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
533 * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
534 * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
535 */
536#define BRANCH_SET_LINK 0x1
537#define BRANCH_ABSOLUTE 0x2
538
539static inline void create_branch(unsigned long addr,
540 unsigned long target, int flags)
541{
542 unsigned int instruction;
543
544 if (! (flags & BRANCH_ABSOLUTE))
545 target = target - addr;
546
547 /* Mask out the flags and target, so they don't step on each other. */
548 instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
549
550 create_instruction(addr, instruction);
551}
552
553static inline void create_function_call(unsigned long addr, void * func)
554{
555 unsigned long func_addr;
556
557#ifdef CONFIG_PPC64
558 /*
559 * On PPC64 the function pointer actually points to the function's
560 * descriptor. The first entry in the descriptor is the address
561 * of the function text.
562 */
563 func_addr = *(unsigned long *)func;
564#else
565 func_addr = (unsigned long)func;
566#endif
567 create_branch(addr, func_addr, BRANCH_SET_LINK);
568}
569
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100570#ifdef CONFIG_VIRT_CPU_ACCOUNTING
571extern void account_system_vtime(struct task_struct *);
572#endif
573
Michael Ellerman94a38072007-06-20 10:54:19 +1000574extern struct dentry *powerpc_debugfs_root;
575
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000576#endif /* __KERNEL__ */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000577#endif /* _ASM_POWERPC_SYSTEM_H */