blob: c76ed8bff8389c752f389ac0c26253ff39dc4802 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/dma.c
3 *
Tony Lindgren97b7f712008-07-03 12:24:37 +03004 * Copyright (C) 2003 - 2008 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
7 * Graphics DMA and LCD DMA graphics tranformations
8 * by Imre Deak <imre.deak@nokia.com>
Anand Gadiyarf8151e52007-12-01 12:14:11 -08009 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000010 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010011 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
12 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Copyright (C) 2009 Texas Instruments
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016 * Support functions for the OMAP internal DMA channels.
17 *
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -080018 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
19 * Converted DMA library into DMA platform driver.
20 * - G, Manjunath Kondaiah <manjugk@ti.com>
21 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010022 * This program is free software; you can redistribute it and/or modify
23 * it under the terms of the GNU General Public License version 2 as
24 * published by the Free Software Foundation.
25 *
26 */
27
28#include <linux/module.h>
29#include <linux/init.h>
30#include <linux/sched.h>
31#include <linux/spinlock.h>
32#include <linux/errno.h>
33#include <linux/interrupt.h>
Thomas Gleixner418ca1f2006-07-01 22:32:41 +010034#include <linux/irq.h>
Tony Lindgren97b7f712008-07-03 12:24:37 +030035#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -070037#include <linux/delay.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010038
Tony Lindgrendbc04162012-08-31 10:59:07 -070039#include <plat/cpu.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070040#include <plat/dma.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/tc.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010042
Paul Walmsleybc4d8b52012-04-13 06:34:30 -060043/*
44 * MAX_LOGICAL_DMA_CH_COUNT: the maximum number of logical DMA
45 * channels that an instance of the SDMA IP block can support. Used
46 * to size arrays. (The actual maximum on a particular SoC may be less
47 * than this -- for example, OMAP1 SDMA instances only support 17 logical
48 * DMA channels.)
49 */
50#define MAX_LOGICAL_DMA_CH_COUNT 32
51
Anand Gadiyarf8151e52007-12-01 12:14:11 -080052#undef DEBUG
53
54#ifndef CONFIG_ARCH_OMAP1
55enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
56 DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
57};
58
59enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000060#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010061
Tony Lindgren97b7f712008-07-03 12:24:37 +030062#define OMAP_DMA_ACTIVE 0x01
Adrian Hunter4fb699b2010-11-24 13:23:21 +020063#define OMAP2_DMA_CSR_CLEAR_MASK 0xffffffff
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010064
Tony Lindgren97b7f712008-07-03 12:24:37 +030065#define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -080067static struct omap_system_dma_plat_info *p;
68static struct omap_dma_dev_attr *d;
69
Tony Lindgren97b7f712008-07-03 12:24:37 +030070static int enable_1510_mode;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -080071static u32 errata;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010072
Tero Kristof2d11852008-08-28 13:13:31 +000073static struct omap_dma_global_context_registers {
74 u32 dma_irqenable_l0;
75 u32 dma_ocp_sysconfig;
76 u32 dma_gcr;
77} omap_dma_global_context;
78
Anand Gadiyarf8151e52007-12-01 12:14:11 -080079struct dma_link_info {
80 int *linked_dmach_q;
81 int no_of_lchs_linked;
82
83 int q_count;
84 int q_tail;
85 int q_head;
86
87 int chain_state;
88 int chain_mode;
89
90};
91
Tony Lindgren4d963722008-07-03 12:24:31 +030092static struct dma_link_info *dma_linked_lch;
93
94#ifndef CONFIG_ARCH_OMAP1
Anand Gadiyarf8151e52007-12-01 12:14:11 -080095
96/* Chain handling macros */
97#define OMAP_DMA_CHAIN_QINIT(chain_id) \
98 do { \
99 dma_linked_lch[chain_id].q_head = \
100 dma_linked_lch[chain_id].q_tail = \
101 dma_linked_lch[chain_id].q_count = 0; \
102 } while (0)
103#define OMAP_DMA_CHAIN_QFULL(chain_id) \
104 (dma_linked_lch[chain_id].no_of_lchs_linked == \
105 dma_linked_lch[chain_id].q_count)
106#define OMAP_DMA_CHAIN_QLAST(chain_id) \
107 do { \
108 ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
109 dma_linked_lch[chain_id].q_count) \
110 } while (0)
111#define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
112 (0 == dma_linked_lch[chain_id].q_count)
113#define __OMAP_DMA_CHAIN_INCQ(end) \
114 ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
115#define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
116 do { \
117 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
118 dma_linked_lch[chain_id].q_count--; \
119 } while (0)
120
121#define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
122 do { \
123 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
124 dma_linked_lch[chain_id].q_count++; \
125 } while (0)
126#endif
Tony Lindgren4d963722008-07-03 12:24:31 +0300127
128static int dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100129static int dma_chan_count;
Santosh Shilimkar2263f022009-03-23 18:07:48 -0700130static int omap_dma_reserve_channels;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100131
132static spinlock_t dma_chan_lock;
Tony Lindgren4d963722008-07-03 12:24:31 +0300133static struct omap_dma_lch *dma_chan;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800135static inline void disable_lnk(int lch);
136static void omap_disable_channel_irq(int lch);
137static inline void omap_enable_channel_irq(int lch);
138
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000139#define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
Harvey Harrison8e86f422008-03-04 15:08:02 -0800140 __func__);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000141
142#ifdef CONFIG_ARCH_OMAP15XX
143/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
Aaro Koskinenc7767582011-01-27 16:39:43 -0800144static int omap_dma_in_1510_mode(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000145{
146 return enable_1510_mode;
147}
148#else
149#define omap_dma_in_1510_mode() 0
150#endif
151
152#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100153static inline int get_gdma_dev(int req)
154{
155 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
156 int shift = ((req - 1) % 5) * 6;
157
158 return ((omap_readl(reg) >> shift) & 0x3f) + 1;
159}
160
161static inline void set_gdma_dev(int req, int dev)
162{
163 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
164 int shift = ((req - 1) % 5) * 6;
165 u32 l;
166
167 l = omap_readl(reg);
168 l &= ~(0x3f << shift);
169 l |= (dev - 1) << shift;
170 omap_writel(l, reg);
171}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000172#else
173#define set_gdma_dev(req, dev) do {} while (0)
Tony Lindgren2c799ce2012-02-24 10:34:35 -0800174#define omap_readl(reg) 0
175#define omap_writel(val, reg) do {} while (0)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000176#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100177
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300178void omap_set_dma_priority(int lch, int dst_port, int priority)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100179{
180 unsigned long reg;
181 u32 l;
182
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300183 if (cpu_class_is_omap1()) {
184 switch (dst_port) {
185 case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
186 reg = OMAP_TC_OCPT1_PRIOR;
187 break;
188 case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
189 reg = OMAP_TC_OCPT2_PRIOR;
190 break;
191 case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
192 reg = OMAP_TC_EMIFF_PRIOR;
193 break;
194 case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
195 reg = OMAP_TC_EMIFS_PRIOR;
196 break;
197 default:
198 BUG();
199 return;
200 }
201 l = omap_readl(reg);
202 l &= ~(0xf << 8);
203 l |= (priority & 0xf) << 8;
204 omap_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100205 }
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300206
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800207 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300208 u32 ccr;
209
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800210 ccr = p->dma_read(CCR, lch);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300211 if (priority)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300212 ccr |= (1 << 6);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300213 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300214 ccr &= ~(1 << 6);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800215 p->dma_write(ccr, CCR, lch);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300216 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100217}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300218EXPORT_SYMBOL(omap_set_dma_priority);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100219
220void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000221 int frame_count, int sync_mode,
222 int dma_trigger, int src_or_dst_synch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100223{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300224 u32 l;
225
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800226 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300227 l &= ~0x03;
228 l |= data_type;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800229 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100230
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000231 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300232 u16 ccr;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100233
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800234 ccr = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300235 ccr &= ~(1 << 5);
236 if (sync_mode == OMAP_DMA_SYNC_FRAME)
237 ccr |= 1 << 5;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800238 p->dma_write(ccr, CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300239
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800240 ccr = p->dma_read(CCR2, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300241 ccr &= ~(1 << 2);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000242 if (sync_mode == OMAP_DMA_SYNC_BLOCK)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300243 ccr |= 1 << 2;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800244 p->dma_write(ccr, CCR2, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000245 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100246
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800247 if (cpu_class_is_omap2() && dma_trigger) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300248 u32 val;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100249
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800250 val = p->dma_read(CCR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100251
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200252 /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
Samu Onkalo72a11792010-08-02 14:21:40 +0300253 val &= ~((1 << 23) | (3 << 19) | 0x1f);
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200254 val |= (dma_trigger & ~0x1f) << 14;
255 val |= dma_trigger & 0x1f;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000256
257 if (sync_mode & OMAP_DMA_SYNC_FRAME)
258 val |= 1 << 5;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700259 else
260 val &= ~(1 << 5);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000261
262 if (sync_mode & OMAP_DMA_SYNC_BLOCK)
263 val |= 1 << 18;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700264 else
265 val &= ~(1 << 18);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000266
Samu Onkalo72a11792010-08-02 14:21:40 +0300267 if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000268 val &= ~(1 << 24); /* dest synch */
Samu Onkalo72a11792010-08-02 14:21:40 +0300269 val |= (1 << 23); /* Prefetch */
270 } else if (src_or_dst_synch) {
271 val |= 1 << 24; /* source synch */
272 } else {
273 val &= ~(1 << 24); /* dest synch */
274 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800275 p->dma_write(val, CCR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276 }
277
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800278 p->dma_write(elem_count, CEN, lch);
279 p->dma_write(frame_count, CFN, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100280}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300281EXPORT_SYMBOL(omap_set_dma_transfer_params);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000282
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100283void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
284{
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100285 BUG_ON(omap_dma_in_1510_mode());
286
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700287 if (cpu_class_is_omap1()) {
288 u16 w;
289
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800290 w = p->dma_read(CCR2, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700291 w &= ~0x03;
292
293 switch (mode) {
294 case OMAP_DMA_CONSTANT_FILL:
295 w |= 0x01;
296 break;
297 case OMAP_DMA_TRANSPARENT_COPY:
298 w |= 0x02;
299 break;
300 case OMAP_DMA_COLOR_DIS:
301 break;
302 default:
303 BUG();
304 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800305 p->dma_write(w, CCR2, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700306
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800307 w = p->dma_read(LCH_CTRL, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700308 w &= ~0x0f;
309 /* Default is channel type 2D */
310 if (mode) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800311 p->dma_write(color, COLOR, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700312 w |= 1; /* Channel type G */
313 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800314 p->dma_write(w, LCH_CTRL, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700315 }
316
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800317 if (cpu_class_is_omap2()) {
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700318 u32 val;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000319
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800320 val = p->dma_read(CCR, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700321 val &= ~((1 << 17) | (1 << 16));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300322
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700323 switch (mode) {
324 case OMAP_DMA_CONSTANT_FILL:
325 val |= 1 << 16;
326 break;
327 case OMAP_DMA_TRANSPARENT_COPY:
328 val |= 1 << 17;
329 break;
330 case OMAP_DMA_COLOR_DIS:
331 break;
332 default:
333 BUG();
334 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800335 p->dma_write(val, CCR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100336
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700337 color &= 0xffffff;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800338 p->dma_write(color, COLOR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100339 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100340}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300341EXPORT_SYMBOL(omap_set_dma_color_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100342
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300343void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
344{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800345 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300346 u32 csdp;
347
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800348 csdp = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300349 csdp &= ~(0x3 << 16);
350 csdp |= (mode << 16);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800351 p->dma_write(csdp, CSDP, lch);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300352 }
353}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300354EXPORT_SYMBOL(omap_set_dma_write_mode);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300355
Tony Lindgren0499bde2008-07-03 12:24:36 +0300356void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
357{
358 if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
359 u32 l;
360
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800361 l = p->dma_read(LCH_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300362 l &= ~0x7;
363 l |= mode;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800364 p->dma_write(l, LCH_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300365 }
366}
367EXPORT_SYMBOL(omap_set_dma_channel_mode);
368
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000369/* Note that src_port is only for omap1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100370void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000371 unsigned long src_start,
372 int src_ei, int src_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300374 u32 l;
375
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000376 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300377 u16 w;
378
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800379 w = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300380 w &= ~(0x1f << 2);
381 w |= src_port << 2;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800382 p->dma_write(w, CSDP, lch);
Tony Lindgren97b7f712008-07-03 12:24:37 +0300383 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300384
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800385 l = p->dma_read(CCR, lch);
Tony Lindgren97b7f712008-07-03 12:24:37 +0300386 l &= ~(0x03 << 12);
387 l |= src_amode << 12;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800388 p->dma_write(l, CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300389
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800390 p->dma_write(src_start, CSSA, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100391
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800392 p->dma_write(src_ei, CSEI, lch);
393 p->dma_write(src_fi, CSFI, lch);
Tony Lindgren97b7f712008-07-03 12:24:37 +0300394}
395EXPORT_SYMBOL(omap_set_dma_src_params);
396
397void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000398{
399 omap_set_dma_transfer_params(lch, params->data_type,
400 params->elem_count, params->frame_count,
401 params->sync_mode, params->trigger,
402 params->src_or_dst_synch);
403 omap_set_dma_src_params(lch, params->src_port,
404 params->src_amode, params->src_start,
405 params->src_ei, params->src_fi);
406
407 omap_set_dma_dest_params(lch, params->dst_port,
408 params->dst_amode, params->dst_start,
409 params->dst_ei, params->dst_fi);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800410 if (params->read_prio || params->write_prio)
411 omap_dma_set_prio_lch(lch, params->read_prio,
412 params->write_prio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100413}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300414EXPORT_SYMBOL(omap_set_dma_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100415
416void omap_set_dma_src_index(int lch, int eidx, int fidx)
417{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300418 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000419 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300420
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800421 p->dma_write(eidx, CSEI, lch);
422 p->dma_write(fidx, CSFI, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100423}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300424EXPORT_SYMBOL(omap_set_dma_src_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100425
426void omap_set_dma_src_data_pack(int lch, int enable)
427{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300428 u32 l;
429
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800430 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300431 l &= ~(1 << 6);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000432 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300433 l |= (1 << 6);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800434 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100435}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300436EXPORT_SYMBOL(omap_set_dma_src_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100437
438void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
439{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700440 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300441 u32 l;
442
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800443 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300444 l &= ~(0x03 << 7);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100445
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100446 switch (burst_mode) {
447 case OMAP_DMA_DATA_BURST_DIS:
448 break;
449 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800450 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700451 burst = 0x1;
452 else
453 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100454 break;
455 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800456 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700457 burst = 0x2;
458 break;
459 }
manjugk manjugkea221a62010-05-14 12:05:25 -0700460 /*
461 * not supported by current hardware on OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100462 * w |= (0x03 << 7);
463 * fall through
464 */
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700465 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800466 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700467 burst = 0x3;
468 break;
469 }
manjugk manjugkea221a62010-05-14 12:05:25 -0700470 /*
471 * OMAP1 don't support burst 16
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700472 * fall through
473 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100474 default:
475 BUG();
476 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300477
478 l |= (burst << 7);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800479 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100480}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300481EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100482
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000483/* Note that dest_port is only for OMAP1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100484void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000485 unsigned long dest_start,
486 int dst_ei, int dst_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100487{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300488 u32 l;
489
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000490 if (cpu_class_is_omap1()) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800491 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300492 l &= ~(0x1f << 9);
493 l |= dest_port << 9;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800494 p->dma_write(l, CSDP, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000495 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100496
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800497 l = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300498 l &= ~(0x03 << 14);
499 l |= dest_amode << 14;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800500 p->dma_write(l, CCR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100501
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800502 p->dma_write(dest_start, CDSA, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100503
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800504 p->dma_write(dst_ei, CDEI, lch);
505 p->dma_write(dst_fi, CDFI, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100506}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300507EXPORT_SYMBOL(omap_set_dma_dest_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100508
509void omap_set_dma_dest_index(int lch, int eidx, int fidx)
510{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300511 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000512 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300513
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800514 p->dma_write(eidx, CDEI, lch);
515 p->dma_write(fidx, CDFI, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100516}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300517EXPORT_SYMBOL(omap_set_dma_dest_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100518
519void omap_set_dma_dest_data_pack(int lch, int enable)
520{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300521 u32 l;
522
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800523 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300524 l &= ~(1 << 13);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000525 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300526 l |= 1 << 13;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800527 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100528}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300529EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100530
531void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
532{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700533 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300534 u32 l;
535
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800536 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300537 l &= ~(0x03 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100538
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100539 switch (burst_mode) {
540 case OMAP_DMA_DATA_BURST_DIS:
541 break;
542 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800543 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700544 burst = 0x1;
545 else
546 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100547 break;
548 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800549 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700550 burst = 0x2;
551 else
552 burst = 0x3;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100553 break;
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700554 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800555 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700556 burst = 0x3;
557 break;
558 }
manjugk manjugkea221a62010-05-14 12:05:25 -0700559 /*
560 * OMAP1 don't support burst 16
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700561 * fall through
562 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100563 default:
564 printk(KERN_ERR "Invalid DMA burst mode\n");
565 BUG();
566 return;
567 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300568 l |= (burst << 14);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800569 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100570}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300571EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100572
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000573static inline void omap_enable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100574{
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700575 /* Clear CSR */
576 if (cpu_class_is_omap1())
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700577 p->dma_read(CSR, lch);
578 else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800579 p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000580
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100581 /* Enable some nice interrupts. */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800582 p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100583}
584
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700585static inline void omap_disable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100586{
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700587 /* disable channel interrupts */
588 p->dma_write(0, CICR, lch);
589 /* Clear CSR */
590 if (cpu_class_is_omap1())
591 p->dma_read(CSR, lch);
592 else
593 p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100594}
595
596void omap_enable_dma_irq(int lch, u16 bits)
597{
598 dma_chan[lch].enabled_irqs |= bits;
599}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300600EXPORT_SYMBOL(omap_enable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100601
602void omap_disable_dma_irq(int lch, u16 bits)
603{
604 dma_chan[lch].enabled_irqs &= ~bits;
605}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300606EXPORT_SYMBOL(omap_disable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100607
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000608static inline void enable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100609{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300610 u32 l;
611
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800612 l = p->dma_read(CLNK_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300613
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000614 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300615 l &= ~(1 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100616
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000617 /* Set the ENABLE_LNK bits */
618 if (dma_chan[lch].next_lch != -1)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300619 l = dma_chan[lch].next_lch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800620
621#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300622 if (cpu_class_is_omap2())
623 if (dma_chan[lch].next_linked_ch != -1)
624 l = dma_chan[lch].next_linked_ch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800625#endif
Tony Lindgren0499bde2008-07-03 12:24:36 +0300626
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800627 p->dma_write(l, CLNK_CTRL, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100628}
629
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000630static inline void disable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100631{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300632 u32 l;
633
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800634 l = p->dma_read(CLNK_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300635
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000636 /* Disable interrupts */
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700637 omap_disable_channel_irq(lch);
638
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000639 if (cpu_class_is_omap1()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000640 /* Set the STOP_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300641 l |= 1 << 14;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100642 }
643
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800644 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000645 /* Clear the ENABLE_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300646 l &= ~(1 << 15);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000647 }
648
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800649 p->dma_write(l, CLNK_CTRL, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000650 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
651}
652
653static inline void omap2_enable_irq_lch(int lch)
654{
655 u32 val;
Tao Huee907322009-11-10 18:55:17 -0800656 unsigned long flags;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000657
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800658 if (!cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000659 return;
660
Tao Huee907322009-11-10 18:55:17 -0800661 spin_lock_irqsave(&dma_chan_lock, flags);
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700662 /* clear IRQ STATUS */
663 p->dma_write(1 << lch, IRQSTATUS_L0, lch);
664 /* Enable interrupt */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800665 val = p->dma_read(IRQENABLE_L0, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000666 val |= 1 << lch;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800667 p->dma_write(val, IRQENABLE_L0, lch);
Tao Huee907322009-11-10 18:55:17 -0800668 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100669}
670
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700671static inline void omap2_disable_irq_lch(int lch)
672{
673 u32 val;
674 unsigned long flags;
675
676 if (!cpu_class_is_omap2())
677 return;
678
679 spin_lock_irqsave(&dma_chan_lock, flags);
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700680 /* Disable interrupt */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800681 val = p->dma_read(IRQENABLE_L0, lch);
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700682 val &= ~(1 << lch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800683 p->dma_write(val, IRQENABLE_L0, lch);
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700684 /* clear IRQ STATUS */
685 p->dma_write(1 << lch, IRQSTATUS_L0, lch);
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700686 spin_unlock_irqrestore(&dma_chan_lock, flags);
687}
688
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100689int omap_request_dma(int dev_id, const char *dev_name,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300690 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100691 void *data, int *dma_ch_out)
692{
693 int ch, free_ch = -1;
694 unsigned long flags;
695 struct omap_dma_lch *chan;
696
697 spin_lock_irqsave(&dma_chan_lock, flags);
698 for (ch = 0; ch < dma_chan_count; ch++) {
699 if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
700 free_ch = ch;
701 if (dev_id == 0)
702 break;
703 }
704 }
705 if (free_ch == -1) {
706 spin_unlock_irqrestore(&dma_chan_lock, flags);
707 return -EBUSY;
708 }
709 chan = dma_chan + free_ch;
710 chan->dev_id = dev_id;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000711
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800712 if (p->clear_lch_regs)
713 p->clear_lch_regs(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000714
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800715 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000716 omap_clear_dma(free_ch);
717
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100718 spin_unlock_irqrestore(&dma_chan_lock, flags);
719
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100720 chan->dev_name = dev_name;
721 chan->callback = callback;
722 chan->data = data;
Jarkko Nikulaa92fda12009-01-29 08:57:12 -0800723 chan->flags = 0;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300724
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800725#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300726 if (cpu_class_is_omap2()) {
727 chan->chain_id = -1;
728 chan->next_linked_ch = -1;
729 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800730#endif
Tony Lindgren97b7f712008-07-03 12:24:37 +0300731
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700732 chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000733
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700734 if (cpu_class_is_omap1())
735 chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800736 else if (cpu_class_is_omap2())
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700737 chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
738 OMAP2_DMA_TRANS_ERR_IRQ;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100739
740 if (cpu_is_omap16xx()) {
741 /* If the sync device is set, configure it dynamically. */
742 if (dev_id != 0) {
743 set_gdma_dev(free_ch + 1, dev_id);
744 dev_id = free_ch + 1;
745 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300746 /*
747 * Disable the 1510 compatibility mode and set the sync device
748 * id.
749 */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800750 p->dma_write(dev_id | (1 << 10), CCR, free_ch);
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700751 } else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800752 p->dma_write(dev_id, CCR, free_ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100753 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000754
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800755 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000756 omap_enable_channel_irq(free_ch);
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700757 omap2_enable_irq_lch(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000758 }
759
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100760 *dma_ch_out = free_ch;
761
762 return 0;
763}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300764EXPORT_SYMBOL(omap_request_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100765
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000766void omap_free_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100767{
768 unsigned long flags;
769
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000770 if (dma_chan[lch].dev_id == -1) {
Tony Lindgren97b7f712008-07-03 12:24:37 +0300771 pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000772 lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100773 return;
774 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300775
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700776 /* Disable interrupt for logical channel */
777 if (cpu_class_is_omap2())
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700778 omap2_disable_irq_lch(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000779
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700780 /* Disable all DMA interrupts for the channel. */
781 omap_disable_channel_irq(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000782
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700783 /* Make sure the DMA transfer is stopped. */
784 p->dma_write(0, CCR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000785
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700786 /* Clear registers */
787 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000788 omap_clear_dma(lch);
Santosh Shilimkarda1b94e2009-04-23 11:10:40 -0700789
790 spin_lock_irqsave(&dma_chan_lock, flags);
791 dma_chan[lch].dev_id = -1;
792 dma_chan[lch].next_lch = -1;
793 dma_chan[lch].callback = NULL;
794 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100795}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300796EXPORT_SYMBOL(omap_free_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100797
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800798/**
799 * @brief omap_dma_set_global_params : Set global priority settings for dma
800 *
801 * @param arb_rate
802 * @param max_fifo_depth
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700803 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
804 * DMA_THREAD_RESERVE_ONET
805 * DMA_THREAD_RESERVE_TWOT
806 * DMA_THREAD_RESERVE_THREET
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800807 */
808void
809omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
810{
811 u32 reg;
812
813 if (!cpu_class_is_omap2()) {
Harvey Harrison8e86f422008-03-04 15:08:02 -0800814 printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800815 return;
816 }
817
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700818 if (max_fifo_depth == 0)
819 max_fifo_depth = 1;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800820 if (arb_rate == 0)
821 arb_rate = 1;
822
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700823 reg = 0xff & max_fifo_depth;
824 reg |= (0x3 & tparams) << 12;
825 reg |= (arb_rate & 0xff) << 16;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800826
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800827 p->dma_write(reg, GCR, 0);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800828}
829EXPORT_SYMBOL(omap_dma_set_global_params);
830
831/**
832 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
833 *
834 * @param lch
835 * @param read_prio - Read priority
836 * @param write_prio - Write priority
837 * Both of the above can be set with one of the following values :
838 * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
839 */
840int
841omap_dma_set_prio_lch(int lch, unsigned char read_prio,
842 unsigned char write_prio)
843{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300844 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800845
Tony Lindgren4d963722008-07-03 12:24:31 +0300846 if (unlikely((lch < 0 || lch >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800847 printk(KERN_ERR "Invalid channel id\n");
848 return -EINVAL;
849 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800850 l = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300851 l &= ~((1 << 6) | (1 << 26));
Santosh Shilimkard07c3df2012-04-28 20:19:10 +0530852 if (cpu_class_is_omap2() && !cpu_is_omap242x())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300853 l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800854 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300855 l |= ((read_prio & 0x1) << 6);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800856
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800857 p->dma_write(l, CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300858
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800859 return 0;
860}
861EXPORT_SYMBOL(omap_dma_set_prio_lch);
862
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000863/*
864 * Clears any DMA state so the DMA engine is ready to restart with new buffers
865 * through omap_start_dma(). Any buffers in flight are discarded.
866 */
867void omap_clear_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100868{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000869 unsigned long flags;
870
871 local_irq_save(flags);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800872 p->clear_dma(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000873 local_irq_restore(flags);
874}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300875EXPORT_SYMBOL(omap_clear_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000876
877void omap_start_dma(int lch)
878{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300879 u32 l;
880
manjugk manjugk519e6162010-03-04 07:11:56 +0000881 /*
882 * The CPC/CDAC register needs to be initialized to zero
883 * before starting dma transfer.
884 */
885 if (cpu_is_omap15xx())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800886 p->dma_write(0, CPC, lch);
manjugk manjugk519e6162010-03-04 07:11:56 +0000887 else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800888 p->dma_write(0, CDAC, lch);
manjugk manjugk519e6162010-03-04 07:11:56 +0000889
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000890 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
891 int next_lch, cur_lch;
Paul Walmsleybc4d8b52012-04-13 06:34:30 -0600892 char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000893
894 dma_chan_link_map[lch] = 1;
895 /* Set the link register of the first channel */
896 enable_lnk(lch);
897
898 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
899 cur_lch = dma_chan[lch].next_lch;
900 do {
901 next_lch = dma_chan[cur_lch].next_lch;
902
903 /* The loop case: we've been here already */
904 if (dma_chan_link_map[cur_lch])
905 break;
906 /* Mark the current channel */
907 dma_chan_link_map[cur_lch] = 1;
908
909 enable_lnk(cur_lch);
910 omap_enable_channel_irq(cur_lch);
911
912 cur_lch = next_lch;
913 } while (next_lch != -1);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800914 } else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800915 p->dma_write(lch, CLNK_CTRL, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000916
917 omap_enable_channel_irq(lch);
918
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800919 l = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300920
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800921 if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
922 l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300923 l |= OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800924
Russell King35453582012-04-14 18:57:10 +0100925 /*
926 * As dma_write() uses IO accessors which are weakly ordered, there
927 * is no guarantee that data in coherent DMA memory will be visible
928 * to the DMA device. Add a memory barrier here to ensure that any
929 * such data is visible prior to enabling DMA.
930 */
931 mb();
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800932 p->dma_write(l, CCR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000933
934 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
935}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300936EXPORT_SYMBOL(omap_start_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000937
938void omap_stop_dma(int lch)
939{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300940 u32 l;
941
Santosh Shilimkar9da65a92009-10-22 14:46:31 -0700942 /* Disable all interrupts on the channel */
Oleg Matcovschibedfb7a2012-05-15 14:35:08 -0700943 omap_disable_channel_irq(lch);
Santosh Shilimkar9da65a92009-10-22 14:46:31 -0700944
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800945 l = p->dma_read(CCR, lch);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800946 if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
947 (l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700948 int i = 0;
949 u32 sys_cf;
950
951 /* Configure No-Standby */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800952 l = p->dma_read(OCP_SYSCONFIG, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700953 sys_cf = l;
954 l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
955 l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800956 p->dma_write(l , OCP_SYSCONFIG, 0);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700957
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800958 l = p->dma_read(CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700959 l &= ~OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800960 p->dma_write(l, CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700961
962 /* Wait for sDMA FIFO drain */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800963 l = p->dma_read(CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700964 while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
965 OMAP_DMA_CCR_WR_ACTIVE))) {
966 udelay(5);
967 i++;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800968 l = p->dma_read(CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700969 }
970 if (i >= 100)
Paul Walmsley7852ec02012-07-26 00:54:26 -0600971 pr_err("DMA drain did not complete on lch %d\n", lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700972 /* Restore OCP_SYSCONFIG */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800973 p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700974 } else {
975 l &= ~OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800976 p->dma_write(l, CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700977 }
Santosh Shilimkar9da65a92009-10-22 14:46:31 -0700978
Russell King35453582012-04-14 18:57:10 +0100979 /*
980 * Ensure that data transferred by DMA is visible to any access
981 * after DMA has been disabled. This is important for coherent
982 * DMA regions.
983 */
984 mb();
985
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000986 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
987 int next_lch, cur_lch = lch;
Paul Walmsleybc4d8b52012-04-13 06:34:30 -0600988 char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000989
990 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
991 do {
992 /* The loop case: we've been here already */
993 if (dma_chan_link_map[cur_lch])
994 break;
995 /* Mark the current channel */
996 dma_chan_link_map[cur_lch] = 1;
997
998 disable_lnk(cur_lch);
999
1000 next_lch = dma_chan[cur_lch].next_lch;
1001 cur_lch = next_lch;
1002 } while (next_lch != -1);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001003 }
1004
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001005 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
1006}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001007EXPORT_SYMBOL(omap_stop_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001008
1009/*
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001010 * Allows changing the DMA callback function or data. This may be needed if
1011 * the driver shares a single DMA channel for multiple dma triggers.
1012 */
1013int omap_set_dma_callback(int lch,
Tony Lindgren97b7f712008-07-03 12:24:37 +03001014 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001015 void *data)
1016{
1017 unsigned long flags;
1018
1019 if (lch < 0)
1020 return -ENODEV;
1021
1022 spin_lock_irqsave(&dma_chan_lock, flags);
1023 if (dma_chan[lch].dev_id == -1) {
1024 printk(KERN_ERR "DMA callback for not set for free channel\n");
1025 spin_unlock_irqrestore(&dma_chan_lock, flags);
1026 return -EINVAL;
1027 }
1028 dma_chan[lch].callback = callback;
1029 dma_chan[lch].data = data;
1030 spin_unlock_irqrestore(&dma_chan_lock, flags);
1031
1032 return 0;
1033}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001034EXPORT_SYMBOL(omap_set_dma_callback);
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001035
1036/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001037 * Returns current physical source address for the given DMA channel.
1038 * If the channel is running the caller must disable interrupts prior calling
1039 * this function and process the returned value before re-enabling interrupt to
1040 * prevent races with the interrupt handler. Note that in continuous mode there
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001041 * is a chance for CSSA_L register overflow between the two reads resulting
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001042 * in incorrect return value.
1043 */
1044dma_addr_t omap_get_dma_src_pos(int lch)
1045{
Tony Lindgren0695de32007-05-07 18:24:14 -07001046 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001047
Tony Lindgren0499bde2008-07-03 12:24:36 +03001048 if (cpu_is_omap15xx())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001049 offset = p->dma_read(CPC, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001050 else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001051 offset = p->dma_read(CSAC, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001052
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001053 if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001054 offset = p->dma_read(CSAC, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001055
Peter Ujfalusi7ba96682011-12-09 13:38:00 -08001056 if (!cpu_is_omap15xx()) {
1057 /*
1058 * CDAC == 0 indicates that the DMA transfer on the channel has
1059 * not been started (no data has been transferred so far).
1060 * Return the programmed source start address in this case.
1061 */
1062 if (likely(p->dma_read(CDAC, lch)))
1063 offset = p->dma_read(CSAC, lch);
1064 else
1065 offset = p->dma_read(CSSA, lch);
1066 }
1067
Tony Lindgren0499bde2008-07-03 12:24:36 +03001068 if (cpu_class_is_omap1())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001069 offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001070
1071 return offset;
1072}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001073EXPORT_SYMBOL(omap_get_dma_src_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001074
1075/*
1076 * Returns current physical destination address for the given DMA channel.
1077 * If the channel is running the caller must disable interrupts prior calling
1078 * this function and process the returned value before re-enabling interrupt to
1079 * prevent races with the interrupt handler. Note that in continuous mode there
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001080 * is a chance for CDSA_L register overflow between the two reads resulting
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001081 * in incorrect return value.
1082 */
1083dma_addr_t omap_get_dma_dst_pos(int lch)
1084{
Tony Lindgren0695de32007-05-07 18:24:14 -07001085 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001086
Tony Lindgren0499bde2008-07-03 12:24:36 +03001087 if (cpu_is_omap15xx())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001088 offset = p->dma_read(CPC, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001089 else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001090 offset = p->dma_read(CDAC, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001091
Tony Lindgren0499bde2008-07-03 12:24:36 +03001092 /*
1093 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1094 * read before the DMA controller finished disabling the channel.
1095 */
Peter Ujfalusi06e80772011-12-09 13:38:00 -08001096 if (!cpu_is_omap15xx() && offset == 0) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001097 offset = p->dma_read(CDAC, lch);
Peter Ujfalusi06e80772011-12-09 13:38:00 -08001098 /*
1099 * CDAC == 0 indicates that the DMA transfer on the channel has
1100 * not been started (no data has been transferred so far).
1101 * Return the programmed destination start address in this case.
1102 */
1103 if (unlikely(!offset))
1104 offset = p->dma_read(CDSA, lch);
1105 }
Tony Lindgren0499bde2008-07-03 12:24:36 +03001106
1107 if (cpu_class_is_omap1())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001108 offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001109
1110 return offset;
1111}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001112EXPORT_SYMBOL(omap_get_dma_dst_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001113
Tony Lindgren0499bde2008-07-03 12:24:36 +03001114int omap_get_dma_active_status(int lch)
1115{
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001116 return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001117}
1118EXPORT_SYMBOL(omap_get_dma_active_status);
1119
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001120int omap_dma_running(void)
1121{
1122 int lch;
1123
Janusz Krzysztofikf8e9e982009-12-11 16:16:33 -08001124 if (cpu_class_is_omap1())
1125 if (omap_lcd_dma_running())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001126 return 1;
1127
1128 for (lch = 0; lch < dma_chan_count; lch++)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001129 if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001130 return 1;
1131
1132 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001133}
1134
1135/*
1136 * lch_queue DMA will start right after lch_head one is finished.
1137 * For this DMA link to start, you still need to start (see omap_start_dma)
1138 * the first one. That will fire up the entire queue.
1139 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001140void omap_dma_link_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001141{
1142 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001143 if (lch_head == lch_queue) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001144 p->dma_write(p->dma_read(CCR, lch_head) | (3 << 8),
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001145 CCR, lch_head);
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001146 return;
1147 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001148 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1149 BUG();
1150 return;
1151 }
1152
1153 if ((dma_chan[lch_head].dev_id == -1) ||
1154 (dma_chan[lch_queue].dev_id == -1)) {
Paul Walmsley7852ec02012-07-26 00:54:26 -06001155 pr_err("omap_dma: trying to link non requested channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001156 dump_stack();
1157 }
1158
1159 dma_chan[lch_head].next_lch = lch_queue;
1160}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001161EXPORT_SYMBOL(omap_dma_link_lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001162
1163/*
1164 * Once the DMA queue is stopped, we can destroy it.
1165 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001166void omap_dma_unlink_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001167{
1168 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001169 if (lch_head == lch_queue) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001170 p->dma_write(p->dma_read(CCR, lch_head) & ~(3 << 8),
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001171 CCR, lch_head);
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001172 return;
1173 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001174 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1175 BUG();
1176 return;
1177 }
1178
1179 if (dma_chan[lch_head].next_lch != lch_queue ||
1180 dma_chan[lch_head].next_lch == -1) {
Paul Walmsley7852ec02012-07-26 00:54:26 -06001181 pr_err("omap_dma: trying to unlink non linked channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001182 dump_stack();
1183 }
1184
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001185 if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
Roel Kluin247421f2010-01-13 18:10:29 -08001186 (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
Paul Walmsley7852ec02012-07-26 00:54:26 -06001187 pr_err("omap_dma: You need to stop the DMA channels before unlinking\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001188 dump_stack();
1189 }
1190
1191 dma_chan[lch_head].next_lch = -1;
1192}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001193EXPORT_SYMBOL(omap_dma_unlink_lch);
1194
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001195#ifndef CONFIG_ARCH_OMAP1
1196/* Create chain of DMA channesls */
1197static void create_dma_lch_chain(int lch_head, int lch_queue)
1198{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001199 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001200
1201 /* Check if this is the first link in chain */
1202 if (dma_chan[lch_head].next_linked_ch == -1) {
1203 dma_chan[lch_head].next_linked_ch = lch_queue;
1204 dma_chan[lch_head].prev_linked_ch = lch_queue;
1205 dma_chan[lch_queue].next_linked_ch = lch_head;
1206 dma_chan[lch_queue].prev_linked_ch = lch_head;
1207 }
1208
1209 /* a link exists, link the new channel in circular chain */
1210 else {
1211 dma_chan[lch_queue].next_linked_ch =
1212 dma_chan[lch_head].next_linked_ch;
1213 dma_chan[lch_queue].prev_linked_ch = lch_head;
1214 dma_chan[lch_head].next_linked_ch = lch_queue;
1215 dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
1216 lch_queue;
1217 }
1218
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001219 l = p->dma_read(CLNK_CTRL, lch_head);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001220 l &= ~(0x1f);
1221 l |= lch_queue;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001222 p->dma_write(l, CLNK_CTRL, lch_head);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001223
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001224 l = p->dma_read(CLNK_CTRL, lch_queue);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001225 l &= ~(0x1f);
1226 l |= (dma_chan[lch_queue].next_linked_ch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001227 p->dma_write(l, CLNK_CTRL, lch_queue);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001228}
1229
1230/**
1231 * @brief omap_request_dma_chain : Request a chain of DMA channels
1232 *
1233 * @param dev_id - Device id using the dma channel
1234 * @param dev_name - Device name
1235 * @param callback - Call back function
1236 * @chain_id -
1237 * @no_of_chans - Number of channels requested
1238 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
1239 * OMAP_DMA_DYNAMIC_CHAIN
1240 * @params - Channel parameters
1241 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001242 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001243 * Failure: -EINVAL/-ENOMEM
1244 */
1245int omap_request_dma_chain(int dev_id, const char *dev_name,
Santosh Shilimkar279b9182009-05-28 13:23:52 -07001246 void (*callback) (int lch, u16 ch_status,
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001247 void *data),
1248 int *chain_id, int no_of_chans, int chain_mode,
1249 struct omap_dma_channel_params params)
1250{
1251 int *channels;
1252 int i, err;
1253
1254 /* Is the chain mode valid ? */
1255 if (chain_mode != OMAP_DMA_STATIC_CHAIN
1256 && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
1257 printk(KERN_ERR "Invalid chain mode requested\n");
1258 return -EINVAL;
1259 }
1260
1261 if (unlikely((no_of_chans < 1
Tony Lindgren4d963722008-07-03 12:24:31 +03001262 || no_of_chans > dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001263 printk(KERN_ERR "Invalid Number of channels requested\n");
1264 return -EINVAL;
1265 }
1266
manjugk manjugkea221a62010-05-14 12:05:25 -07001267 /*
1268 * Allocate a queue to maintain the status of the channels
1269 * in the chain
1270 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001271 channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
1272 if (channels == NULL) {
1273 printk(KERN_ERR "omap_dma: No memory for channel queue\n");
1274 return -ENOMEM;
1275 }
1276
1277 /* request and reserve DMA channels for the chain */
1278 for (i = 0; i < no_of_chans; i++) {
1279 err = omap_request_dma(dev_id, dev_name,
Russell Kingc0fc18c52008-09-05 15:10:27 +01001280 callback, NULL, &channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001281 if (err < 0) {
1282 int j;
1283 for (j = 0; j < i; j++)
1284 omap_free_dma(channels[j]);
1285 kfree(channels);
1286 printk(KERN_ERR "omap_dma: Request failed %d\n", err);
1287 return err;
1288 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001289 dma_chan[channels[i]].prev_linked_ch = -1;
1290 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1291
1292 /*
1293 * Allowing client drivers to set common parameters now,
1294 * so that later only relevant (src_start, dest_start
1295 * and element count) can be set
1296 */
1297 omap_set_dma_params(channels[i], &params);
1298 }
1299
1300 *chain_id = channels[0];
1301 dma_linked_lch[*chain_id].linked_dmach_q = channels;
1302 dma_linked_lch[*chain_id].chain_mode = chain_mode;
1303 dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1304 dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
1305
1306 for (i = 0; i < no_of_chans; i++)
1307 dma_chan[channels[i]].chain_id = *chain_id;
1308
1309 /* Reset the Queue pointers */
1310 OMAP_DMA_CHAIN_QINIT(*chain_id);
1311
1312 /* Set up the chain */
1313 if (no_of_chans == 1)
1314 create_dma_lch_chain(channels[0], channels[0]);
1315 else {
1316 for (i = 0; i < (no_of_chans - 1); i++)
1317 create_dma_lch_chain(channels[i], channels[i + 1]);
1318 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001319
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001320 return 0;
1321}
1322EXPORT_SYMBOL(omap_request_dma_chain);
1323
1324/**
1325 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
1326 * params after setting it. Dont do this while dma is running!!
1327 *
1328 * @param chain_id - Chained logical channel id.
1329 * @param params
1330 *
1331 * @return - Success : 0
1332 * Failure : -EINVAL
1333 */
1334int omap_modify_dma_chain_params(int chain_id,
1335 struct omap_dma_channel_params params)
1336{
1337 int *channels;
1338 u32 i;
1339
1340 /* Check for input params */
1341 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001342 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001343 printk(KERN_ERR "Invalid chain id\n");
1344 return -EINVAL;
1345 }
1346
1347 /* Check if the chain exists */
1348 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1349 printk(KERN_ERR "Chain doesn't exists\n");
1350 return -EINVAL;
1351 }
1352 channels = dma_linked_lch[chain_id].linked_dmach_q;
1353
1354 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1355 /*
1356 * Allowing client drivers to set common parameters now,
1357 * so that later only relevant (src_start, dest_start
1358 * and element count) can be set
1359 */
1360 omap_set_dma_params(channels[i], &params);
1361 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001362
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001363 return 0;
1364}
1365EXPORT_SYMBOL(omap_modify_dma_chain_params);
1366
1367/**
1368 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
1369 *
1370 * @param chain_id
1371 *
1372 * @return - Success : 0
1373 * Failure : -EINVAL
1374 */
1375int omap_free_dma_chain(int chain_id)
1376{
1377 int *channels;
1378 u32 i;
1379
1380 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001381 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001382 printk(KERN_ERR "Invalid chain id\n");
1383 return -EINVAL;
1384 }
1385
1386 /* Check if the chain exists */
1387 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1388 printk(KERN_ERR "Chain doesn't exists\n");
1389 return -EINVAL;
1390 }
1391
1392 channels = dma_linked_lch[chain_id].linked_dmach_q;
1393 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1394 dma_chan[channels[i]].next_linked_ch = -1;
1395 dma_chan[channels[i]].prev_linked_ch = -1;
1396 dma_chan[channels[i]].chain_id = -1;
1397 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1398 omap_free_dma(channels[i]);
1399 }
1400
1401 kfree(channels);
1402
1403 dma_linked_lch[chain_id].linked_dmach_q = NULL;
1404 dma_linked_lch[chain_id].chain_mode = -1;
1405 dma_linked_lch[chain_id].chain_state = -1;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001406
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001407 return (0);
1408}
1409EXPORT_SYMBOL(omap_free_dma_chain);
1410
1411/**
1412 * @brief omap_dma_chain_status - Check if the chain is in
1413 * active / inactive state.
1414 * @param chain_id
1415 *
1416 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
1417 * Failure : -EINVAL
1418 */
1419int omap_dma_chain_status(int chain_id)
1420{
1421 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001422 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001423 printk(KERN_ERR "Invalid chain id\n");
1424 return -EINVAL;
1425 }
1426
1427 /* Check if the chain exists */
1428 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1429 printk(KERN_ERR "Chain doesn't exists\n");
1430 return -EINVAL;
1431 }
1432 pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
1433 dma_linked_lch[chain_id].q_count);
1434
1435 if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
1436 return OMAP_DMA_CHAIN_INACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001437
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001438 return OMAP_DMA_CHAIN_ACTIVE;
1439}
1440EXPORT_SYMBOL(omap_dma_chain_status);
1441
1442/**
1443 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
1444 * set the params and start the transfer.
1445 *
1446 * @param chain_id
1447 * @param src_start - buffer start address
1448 * @param dest_start - Dest address
1449 * @param elem_count
1450 * @param frame_count
1451 * @param callbk_data - channel callback parameter data.
1452 *
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301453 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001454 * Failure: -EINVAL/-EBUSY
1455 */
1456int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
1457 int elem_count, int frame_count, void *callbk_data)
1458{
1459 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001460 u32 l, lch;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001461 int start_dma = 0;
1462
Tony Lindgren97b7f712008-07-03 12:24:37 +03001463 /*
1464 * if buffer size is less than 1 then there is
1465 * no use of starting the chain
1466 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001467 if (elem_count < 1) {
1468 printk(KERN_ERR "Invalid buffer size\n");
1469 return -EINVAL;
1470 }
1471
1472 /* Check for input params */
1473 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001474 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001475 printk(KERN_ERR "Invalid chain id\n");
1476 return -EINVAL;
1477 }
1478
1479 /* Check if the chain exists */
1480 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1481 printk(KERN_ERR "Chain doesn't exist\n");
1482 return -EINVAL;
1483 }
1484
1485 /* Check if all the channels in chain are in use */
1486 if (OMAP_DMA_CHAIN_QFULL(chain_id))
1487 return -EBUSY;
1488
1489 /* Frame count may be negative in case of indexed transfers */
1490 channels = dma_linked_lch[chain_id].linked_dmach_q;
1491
1492 /* Get a free channel */
1493 lch = channels[dma_linked_lch[chain_id].q_tail];
1494
1495 /* Store the callback data */
1496 dma_chan[lch].data = callbk_data;
1497
1498 /* Increment the q_tail */
1499 OMAP_DMA_CHAIN_INCQTAIL(chain_id);
1500
1501 /* Set the params to the free channel */
1502 if (src_start != 0)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001503 p->dma_write(src_start, CSSA, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001504 if (dest_start != 0)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001505 p->dma_write(dest_start, CDSA, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001506
1507 /* Write the buffer size */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001508 p->dma_write(elem_count, CEN, lch);
1509 p->dma_write(frame_count, CFN, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001510
Tony Lindgren97b7f712008-07-03 12:24:37 +03001511 /*
1512 * If the chain is dynamically linked,
1513 * then we may have to start the chain if its not active
1514 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001515 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
1516
Tony Lindgren97b7f712008-07-03 12:24:37 +03001517 /*
1518 * In Dynamic chain, if the chain is not started,
1519 * queue the channel
1520 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001521 if (dma_linked_lch[chain_id].chain_state ==
1522 DMA_CHAIN_NOTSTARTED) {
1523 /* Enable the link in previous channel */
1524 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1525 DMA_CH_QUEUED)
1526 enable_lnk(dma_chan[lch].prev_linked_ch);
1527 dma_chan[lch].state = DMA_CH_QUEUED;
1528 }
1529
Tony Lindgren97b7f712008-07-03 12:24:37 +03001530 /*
1531 * Chain is already started, make sure its active,
1532 * if not then start the chain
1533 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001534 else {
1535 start_dma = 1;
1536
1537 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1538 DMA_CH_STARTED) {
1539 enable_lnk(dma_chan[lch].prev_linked_ch);
1540 dma_chan[lch].state = DMA_CH_QUEUED;
1541 start_dma = 0;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001542 if (0 == ((1 << 7) & p->dma_read(
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001543 CCR, dma_chan[lch].prev_linked_ch))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001544 disable_lnk(dma_chan[lch].
1545 prev_linked_ch);
1546 pr_debug("\n prev ch is stopped\n");
1547 start_dma = 1;
1548 }
1549 }
1550
1551 else if (dma_chan[dma_chan[lch].prev_linked_ch].state
1552 == DMA_CH_QUEUED) {
1553 enable_lnk(dma_chan[lch].prev_linked_ch);
1554 dma_chan[lch].state = DMA_CH_QUEUED;
1555 start_dma = 0;
1556 }
1557 omap_enable_channel_irq(lch);
1558
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001559 l = p->dma_read(CCR, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001560
Tony Lindgren0499bde2008-07-03 12:24:36 +03001561 if ((0 == (l & (1 << 24))))
1562 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001563 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001564 l |= (1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001565 if (start_dma == 1) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001566 if (0 == (l & (1 << 7))) {
1567 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001568 dma_chan[lch].state = DMA_CH_STARTED;
1569 pr_debug("starting %d\n", lch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001570 p->dma_write(l, CCR, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001571 } else
1572 start_dma = 0;
1573 } else {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001574 if (0 == (l & (1 << 7)))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001575 p->dma_write(l, CCR, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001576 }
1577 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
1578 }
1579 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001580
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301581 return 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001582}
1583EXPORT_SYMBOL(omap_dma_chain_a_transfer);
1584
1585/**
1586 * @brief omap_start_dma_chain_transfers - Start the chain
1587 *
1588 * @param chain_id
1589 *
1590 * @return - Success : 0
1591 * Failure : -EINVAL/-EBUSY
1592 */
1593int omap_start_dma_chain_transfers(int chain_id)
1594{
1595 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001596 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001597
Tony Lindgren4d963722008-07-03 12:24:31 +03001598 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001599 printk(KERN_ERR "Invalid chain id\n");
1600 return -EINVAL;
1601 }
1602
1603 channels = dma_linked_lch[chain_id].linked_dmach_q;
1604
1605 if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
1606 printk(KERN_ERR "Chain is already started\n");
1607 return -EBUSY;
1608 }
1609
1610 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
1611 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
1612 i++) {
1613 enable_lnk(channels[i]);
1614 omap_enable_channel_irq(channels[i]);
1615 }
1616 } else {
1617 omap_enable_channel_irq(channels[0]);
1618 }
1619
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001620 l = p->dma_read(CCR, channels[0]);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001621 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001622 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
1623 dma_chan[channels[0]].state = DMA_CH_STARTED;
1624
Tony Lindgren0499bde2008-07-03 12:24:36 +03001625 if ((0 == (l & (1 << 24))))
1626 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001627 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001628 l |= (1 << 25);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001629 p->dma_write(l, CCR, channels[0]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001630
1631 dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001632
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001633 return 0;
1634}
1635EXPORT_SYMBOL(omap_start_dma_chain_transfers);
1636
1637/**
1638 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
1639 *
1640 * @param chain_id
1641 *
1642 * @return - Success : 0
1643 * Failure : EINVAL
1644 */
1645int omap_stop_dma_chain_transfers(int chain_id)
1646{
1647 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001648 u32 l, i;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001649 u32 sys_cf = 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001650
1651 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001652 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001653 printk(KERN_ERR "Invalid chain id\n");
1654 return -EINVAL;
1655 }
1656
1657 /* Check if the chain exists */
1658 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1659 printk(KERN_ERR "Chain doesn't exists\n");
1660 return -EINVAL;
1661 }
1662 channels = dma_linked_lch[chain_id].linked_dmach_q;
1663
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001664 if (IS_DMA_ERRATA(DMA_ERRATA_i88)) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001665 sys_cf = p->dma_read(OCP_SYSCONFIG, 0);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001666 l = sys_cf;
1667 /* Middle mode reg set no Standby */
1668 l &= ~((1 << 12)|(1 << 13));
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001669 p->dma_write(l, OCP_SYSCONFIG, 0);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001670 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001671
1672 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1673
1674 /* Stop the Channel transmission */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001675 l = p->dma_read(CCR, channels[i]);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001676 l &= ~(1 << 7);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001677 p->dma_write(l, CCR, channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001678
1679 /* Disable the link in all the channels */
1680 disable_lnk(channels[i]);
1681 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1682
1683 }
1684 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1685
1686 /* Reset the Queue pointers */
1687 OMAP_DMA_CHAIN_QINIT(chain_id);
1688
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001689 if (IS_DMA_ERRATA(DMA_ERRATA_i88))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001690 p->dma_write(sys_cf, OCP_SYSCONFIG, 0);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001691
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001692 return 0;
1693}
1694EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
1695
1696/* Get the index of the ongoing DMA in chain */
1697/**
1698 * @brief omap_get_dma_chain_index - Get the element and frame index
1699 * of the ongoing DMA in chain
1700 *
1701 * @param chain_id
1702 * @param ei - Element index
1703 * @param fi - Frame index
1704 *
1705 * @return - Success : 0
1706 * Failure : -EINVAL
1707 */
1708int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
1709{
1710 int lch;
1711 int *channels;
1712
1713 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001714 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001715 printk(KERN_ERR "Invalid chain id\n");
1716 return -EINVAL;
1717 }
1718
1719 /* Check if the chain exists */
1720 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1721 printk(KERN_ERR "Chain doesn't exists\n");
1722 return -EINVAL;
1723 }
1724 if ((!ei) || (!fi))
1725 return -EINVAL;
1726
1727 channels = dma_linked_lch[chain_id].linked_dmach_q;
1728
1729 /* Get the current channel */
1730 lch = channels[dma_linked_lch[chain_id].q_head];
1731
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001732 *ei = p->dma_read(CCEN, lch);
1733 *fi = p->dma_read(CCFN, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001734
1735 return 0;
1736}
1737EXPORT_SYMBOL(omap_get_dma_chain_index);
1738
1739/**
1740 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
1741 * ongoing DMA in chain
1742 *
1743 * @param chain_id
1744 *
1745 * @return - Success : Destination position
1746 * Failure : -EINVAL
1747 */
1748int omap_get_dma_chain_dst_pos(int chain_id)
1749{
1750 int lch;
1751 int *channels;
1752
1753 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001754 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001755 printk(KERN_ERR "Invalid chain id\n");
1756 return -EINVAL;
1757 }
1758
1759 /* Check if the chain exists */
1760 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1761 printk(KERN_ERR "Chain doesn't exists\n");
1762 return -EINVAL;
1763 }
1764
1765 channels = dma_linked_lch[chain_id].linked_dmach_q;
1766
1767 /* Get the current channel */
1768 lch = channels[dma_linked_lch[chain_id].q_head];
1769
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001770 return p->dma_read(CDAC, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001771}
1772EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
1773
1774/**
1775 * @brief omap_get_dma_chain_src_pos - Get the source position
1776 * of the ongoing DMA in chain
1777 * @param chain_id
1778 *
1779 * @return - Success : Destination position
1780 * Failure : -EINVAL
1781 */
1782int omap_get_dma_chain_src_pos(int chain_id)
1783{
1784 int lch;
1785 int *channels;
1786
1787 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001788 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001789 printk(KERN_ERR "Invalid chain id\n");
1790 return -EINVAL;
1791 }
1792
1793 /* Check if the chain exists */
1794 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1795 printk(KERN_ERR "Chain doesn't exists\n");
1796 return -EINVAL;
1797 }
1798
1799 channels = dma_linked_lch[chain_id].linked_dmach_q;
1800
1801 /* Get the current channel */
1802 lch = channels[dma_linked_lch[chain_id].q_head];
1803
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001804 return p->dma_read(CSAC, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001805}
1806EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001807#endif /* ifndef CONFIG_ARCH_OMAP1 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001808
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001809/*----------------------------------------------------------------------------*/
1810
1811#ifdef CONFIG_ARCH_OMAP1
1812
1813static int omap1_dma_handle_ch(int ch)
1814{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001815 u32 csr;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001816
1817 if (enable_1510_mode && ch >= 6) {
1818 csr = dma_chan[ch].saved_csr;
1819 dma_chan[ch].saved_csr = 0;
1820 } else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001821 csr = p->dma_read(CSR, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001822 if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
1823 dma_chan[ch + 6].saved_csr = csr >> 7;
1824 csr &= 0x7f;
1825 }
1826 if ((csr & 0x3f) == 0)
1827 return 0;
1828 if (unlikely(dma_chan[ch].dev_id == -1)) {
Paul Walmsley7852ec02012-07-26 00:54:26 -06001829 pr_warn("Spurious interrupt from DMA channel %d (CSR %04x)\n",
1830 ch, csr);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001831 return 0;
1832 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001833 if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
Paul Walmsley7852ec02012-07-26 00:54:26 -06001834 pr_warn("DMA timeout with device %d\n", dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001835 if (unlikely(csr & OMAP_DMA_DROP_IRQ))
Paul Walmsley7852ec02012-07-26 00:54:26 -06001836 pr_warn("DMA synchronization event drop occurred with device %d\n",
1837 dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001838 if (likely(csr & OMAP_DMA_BLOCK_IRQ))
1839 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1840 if (likely(dma_chan[ch].callback != NULL))
1841 dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001842
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001843 return 1;
1844}
1845
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001846static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001847{
1848 int ch = ((int) dev_id) - 1;
1849 int handled = 0;
1850
1851 for (;;) {
1852 int handled_now = 0;
1853
1854 handled_now += omap1_dma_handle_ch(ch);
1855 if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
1856 handled_now += omap1_dma_handle_ch(ch + 6);
1857 if (!handled_now)
1858 break;
1859 handled += handled_now;
1860 }
1861
1862 return handled ? IRQ_HANDLED : IRQ_NONE;
1863}
1864
1865#else
1866#define omap1_dma_irq_handler NULL
1867#endif
1868
Tony Lindgren140455f2010-02-12 12:26:48 -08001869#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001870
1871static int omap2_dma_handle_ch(int ch)
1872{
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001873 u32 status = p->dma_read(CSR, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001874
Juha Yrjola31513692006-12-06 17:13:47 -08001875 if (!status) {
1876 if (printk_ratelimit())
Paul Walmsley7852ec02012-07-26 00:54:26 -06001877 pr_warn("Spurious DMA IRQ for lch %d\n", ch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001878 p->dma_write(1 << ch, IRQSTATUS_L0, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001879 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001880 }
1881 if (unlikely(dma_chan[ch].dev_id == -1)) {
1882 if (printk_ratelimit())
Paul Walmsley7852ec02012-07-26 00:54:26 -06001883 pr_warn("IRQ %04x for non-allocated DMA channel %d\n",
1884 status, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001885 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001886 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001887 if (unlikely(status & OMAP_DMA_DROP_IRQ))
Paul Walmsley7852ec02012-07-26 00:54:26 -06001888 pr_info("DMA synchronization event drop occurred with device %d\n",
1889 dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001890 if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001891 printk(KERN_INFO "DMA transaction error with device %d\n",
1892 dma_chan[ch].dev_id);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001893 if (IS_DMA_ERRATA(DMA_ERRATA_i378)) {
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001894 u32 ccr;
1895
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001896 ccr = p->dma_read(CCR, ch);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001897 ccr &= ~OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001898 p->dma_write(ccr, CCR, ch);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001899 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1900 }
1901 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001902 if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
1903 printk(KERN_INFO "DMA secure error with device %d\n",
1904 dma_chan[ch].dev_id);
1905 if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
1906 printk(KERN_INFO "DMA misaligned error with device %d\n",
1907 dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001908
Adrian Hunter4fb699b2010-11-24 13:23:21 +02001909 p->dma_write(status, CSR, ch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001910 p->dma_write(1 << ch, IRQSTATUS_L0, ch);
Mathias Nymane860e6d2010-10-25 14:35:24 +00001911 /* read back the register to flush the write */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001912 p->dma_read(IRQSTATUS_L0, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001913
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001914 /* If the ch is not chained then chain_id will be -1 */
1915 if (dma_chan[ch].chain_id != -1) {
1916 int chain_id = dma_chan[ch].chain_id;
1917 dma_chan[ch].state = DMA_CH_NOTSTARTED;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001918 if (p->dma_read(CLNK_CTRL, ch) & (1 << 15))
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001919 dma_chan[dma_chan[ch].next_linked_ch].state =
1920 DMA_CH_STARTED;
1921 if (dma_linked_lch[chain_id].chain_mode ==
1922 OMAP_DMA_DYNAMIC_CHAIN)
1923 disable_lnk(ch);
1924
1925 if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
1926 OMAP_DMA_CHAIN_INCQHEAD(chain_id);
1927
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001928 status = p->dma_read(CSR, ch);
Adrian Hunter4fb699b2010-11-24 13:23:21 +02001929 p->dma_write(status, CSR, ch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001930 }
1931
Jarkko Nikula538528d2008-02-13 11:47:29 +02001932 if (likely(dma_chan[ch].callback != NULL))
1933 dma_chan[ch].callback(ch, status, dma_chan[ch].data);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001934
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001935 return 0;
1936}
1937
1938/* STATUS register count is from 1-32 while our is 0-31 */
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001939static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001940{
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001941 u32 val, enable_reg;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001942 int i;
1943
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001944 val = p->dma_read(IRQSTATUS_L0, 0);
Juha Yrjola31513692006-12-06 17:13:47 -08001945 if (val == 0) {
1946 if (printk_ratelimit())
1947 printk(KERN_WARNING "Spurious DMA IRQ\n");
1948 return IRQ_HANDLED;
1949 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001950 enable_reg = p->dma_read(IRQENABLE_L0, 0);
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001951 val &= enable_reg; /* Dispatch only relevant interrupts */
Tony Lindgren4d963722008-07-03 12:24:31 +03001952 for (i = 0; i < dma_lch_count && val != 0; i++) {
Juha Yrjola31513692006-12-06 17:13:47 -08001953 if (val & 1)
1954 omap2_dma_handle_ch(i);
1955 val >>= 1;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001956 }
1957
1958 return IRQ_HANDLED;
1959}
1960
1961static struct irqaction omap24xx_dma_irq = {
1962 .name = "DMA",
1963 .handler = omap2_dma_irq_handler,
Thomas Gleixner52e405e2006-07-03 02:20:05 +02001964 .flags = IRQF_DISABLED
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001965};
1966
1967#else
1968static struct irqaction omap24xx_dma_irq;
1969#endif
1970
1971/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001972
Tero Kristof2d11852008-08-28 13:13:31 +00001973void omap_dma_global_context_save(void)
1974{
1975 omap_dma_global_context.dma_irqenable_l0 =
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001976 p->dma_read(IRQENABLE_L0, 0);
Tero Kristof2d11852008-08-28 13:13:31 +00001977 omap_dma_global_context.dma_ocp_sysconfig =
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001978 p->dma_read(OCP_SYSCONFIG, 0);
1979 omap_dma_global_context.dma_gcr = p->dma_read(GCR, 0);
Tero Kristof2d11852008-08-28 13:13:31 +00001980}
1981
1982void omap_dma_global_context_restore(void)
1983{
Aaro Koskinenbf07c9f2009-05-20 16:58:30 +03001984 int ch;
1985
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001986 p->dma_write(omap_dma_global_context.dma_gcr, GCR, 0);
1987 p->dma_write(omap_dma_global_context.dma_ocp_sysconfig,
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001988 OCP_SYSCONFIG, 0);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001989 p->dma_write(omap_dma_global_context.dma_irqenable_l0,
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001990 IRQENABLE_L0, 0);
Tero Kristof2d11852008-08-28 13:13:31 +00001991
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001992 if (IS_DMA_ERRATA(DMA_ROMCODE_BUG))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001993 p->dma_write(0x3 , IRQSTATUS_L0, 0);
Aaro Koskinenbf07c9f2009-05-20 16:58:30 +03001994
1995 for (ch = 0; ch < dma_chan_count; ch++)
1996 if (dma_chan[ch].dev_id != -1)
1997 omap_clear_dma(ch);
Tero Kristof2d11852008-08-28 13:13:31 +00001998}
1999
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002000static int __devinit omap_system_dma_probe(struct platform_device *pdev)
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08002001{
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002002 int ch, ret = 0;
2003 int dma_irq;
2004 char irq_name[4];
2005 int irq_rel;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08002006
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002007 p = pdev->dev.platform_data;
2008 if (!p) {
Paul Walmsley7852ec02012-07-26 00:54:26 -06002009 dev_err(&pdev->dev,
2010 "%s: System DMA initialized without platform data\n",
2011 __func__);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002012 return -EINVAL;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08002013 }
2014
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002015 d = p->dma_attr;
2016 errata = p->errata;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08002017
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002018 if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002019 && (omap_dma_reserve_channels <= dma_lch_count))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002020 d->lch_count = omap_dma_reserve_channels;
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002021
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002022 dma_lch_count = d->lch_count;
2023 dma_chan_count = dma_lch_count;
2024 dma_chan = d->chan;
2025 enable_1510_mode = d->dev_caps & ENABLE_1510_MODE;
Tony Lindgren4d963722008-07-03 12:24:31 +03002026
2027 if (cpu_class_is_omap2()) {
2028 dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
2029 dma_lch_count, GFP_KERNEL);
2030 if (!dma_linked_lch) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002031 ret = -ENOMEM;
2032 goto exit_dma_lch_fail;
Tony Lindgren4d963722008-07-03 12:24:31 +03002033 }
2034 }
2035
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002036 spin_lock_init(&dma_chan_lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002037 for (ch = 0; ch < dma_chan_count; ch++) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002038 omap_clear_dma(ch);
Mika Westerbergada8d4a2010-05-14 12:05:25 -07002039 if (cpu_class_is_omap2())
2040 omap2_disable_irq_lch(ch);
2041
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002042 dma_chan[ch].dev_id = -1;
2043 dma_chan[ch].next_lch = -1;
2044
2045 if (ch >= 6 && enable_1510_mode)
2046 continue;
2047
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002048 if (cpu_class_is_omap1()) {
Tony Lindgren97b7f712008-07-03 12:24:37 +03002049 /*
2050 * request_irq() doesn't like dev_id (ie. ch) being
2051 * zero, so we have to kludge around this.
2052 */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002053 sprintf(&irq_name[0], "%d", ch);
2054 dma_irq = platform_get_irq_byname(pdev, irq_name);
2055
2056 if (dma_irq < 0) {
2057 ret = dma_irq;
2058 goto exit_dma_irq_fail;
2059 }
2060
2061 /* INT_DMA_LCD is handled in lcd_dma.c */
2062 if (dma_irq == INT_DMA_LCD)
2063 continue;
2064
2065 ret = request_irq(dma_irq,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002066 omap1_dma_irq_handler, 0, "DMA",
2067 (void *) (ch + 1));
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002068 if (ret != 0)
2069 goto exit_dma_irq_fail;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002070 }
2071 }
2072
Santosh Shilimkard07c3df2012-04-28 20:19:10 +05302073 if (cpu_class_is_omap2() && !cpu_is_omap242x())
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002074 omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
2075 DMA_DEFAULT_FIFO_DEPTH, 0);
2076
Santosh Shilimkar44169072009-05-28 14:16:04 -07002077 if (cpu_class_is_omap2()) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002078 strcpy(irq_name, "0");
2079 dma_irq = platform_get_irq_byname(pdev, irq_name);
2080 if (dma_irq < 0) {
2081 dev_err(&pdev->dev, "failed: request IRQ %d", dma_irq);
2082 goto exit_dma_lch_fail;
2083 }
2084 ret = setup_irq(dma_irq, &omap24xx_dma_irq);
2085 if (ret) {
Paul Walmsley7852ec02012-07-26 00:54:26 -06002086 dev_err(&pdev->dev, "set_up failed for IRQ %d for DMA (error %d)\n",
2087 dma_irq, ret);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002088 goto exit_dma_lch_fail;
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +02002089 }
Kalle Jokiniemiaecedb92009-06-23 13:30:24 +03002090 }
2091
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002092 /* reserve dma channels 0 and 1 in high security devices */
2093 if (cpu_is_omap34xx() &&
2094 (omap_type() != OMAP2_DEVICE_TYPE_GP)) {
Paul Walmsley7852ec02012-07-26 00:54:26 -06002095 pr_info("Reserving DMA channels 0 and 1 for HS ROM code\n");
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002096 dma_chan[0].dev_id = 0;
2097 dma_chan[1].dev_id = 1;
2098 }
2099 p->show_dma_caps();
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002100 return 0;
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002101
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002102exit_dma_irq_fail:
Paul Walmsley7852ec02012-07-26 00:54:26 -06002103 dev_err(&pdev->dev, "unable to request IRQ %d for DMA (error %d)\n",
2104 dma_irq, ret);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002105 for (irq_rel = 0; irq_rel < ch; irq_rel++) {
2106 dma_irq = platform_get_irq(pdev, irq_rel);
2107 free_irq(dma_irq, (void *)(irq_rel + 1));
2108 }
2109
2110exit_dma_lch_fail:
2111 kfree(p);
2112 kfree(d);
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002113 kfree(dma_chan);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002114 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002115}
2116
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002117static int __devexit omap_system_dma_remove(struct platform_device *pdev)
2118{
2119 int dma_irq;
2120
2121 if (cpu_class_is_omap2()) {
2122 char irq_name[4];
2123 strcpy(irq_name, "0");
2124 dma_irq = platform_get_irq_byname(pdev, irq_name);
2125 remove_irq(dma_irq, &omap24xx_dma_irq);
2126 } else {
2127 int irq_rel = 0;
2128 for ( ; irq_rel < dma_chan_count; irq_rel++) {
2129 dma_irq = platform_get_irq(pdev, irq_rel);
2130 free_irq(dma_irq, (void *)(irq_rel + 1));
2131 }
2132 }
2133 kfree(p);
2134 kfree(d);
2135 kfree(dma_chan);
2136 return 0;
2137}
2138
2139static struct platform_driver omap_system_dma_driver = {
2140 .probe = omap_system_dma_probe,
Tony Lindgren3e2e6132012-02-23 14:58:08 -08002141 .remove = __devexit_p(omap_system_dma_remove),
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002142 .driver = {
2143 .name = "omap_dma_system"
2144 },
2145};
2146
2147static int __init omap_system_dma_init(void)
2148{
2149 return platform_driver_register(&omap_system_dma_driver);
2150}
2151arch_initcall(omap_system_dma_init);
2152
2153static void __exit omap_system_dma_exit(void)
2154{
2155 platform_driver_unregister(&omap_system_dma_driver);
2156}
2157
2158MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
2159MODULE_LICENSE("GPL");
2160MODULE_ALIAS("platform:" DRIVER_NAME);
2161MODULE_AUTHOR("Texas Instruments Inc");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002162
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002163/*
2164 * Reserve the omap SDMA channels using cmdline bootarg
2165 * "omap_dma_reserve_ch=". The valid range is 1 to 32
2166 */
2167static int __init omap_dma_cmdline_reserve_ch(char *str)
2168{
2169 if (get_option(&str, &omap_dma_reserve_channels) != 1)
2170 omap_dma_reserve_channels = 0;
2171 return 1;
2172}
2173
2174__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
2175
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002176